This is Google's cache of

http://people.cs.pitt.edu/~yongli/notes/gpgpu/GPGPUSIMNotes.html. It is a snapshot of the page as it appeared on 21 Dec 2018 20:22:01 GMT. The current page could have changed in the meantime. Learn more.

Full version Text-only version View source

Tip: To quickly find your search term on this page, press **Ctrl+F** or **光-F** (Mac) and use the find bar.

# **GPGPU-SIM Code Study (version: 3.1.2)**

-by

Yong Li

This note is not a tutorial of how to use the GPGPU-Sim simulator. For the official manual and introduction of GPGPU-Sim please refer to <a href="http://gpgpu-sim.org/manual/index.php5/GPGPU-Sim\_3.x\_Manual">http://gpgpu-sim.org/manual/index.php5/GPGPU-Sim\_3.x\_Manual</a>. This note aims to put together major components from the simulator and help understanding the entire simulation process from the source code level. Emphasis is put on the data structure and software flow of the simulator, which I think is critical for modifying and re-architecting the simulator for various research purposes.

# Part 1. Using gdb to Get Start

start gdb and run the BFS benchmark.

When the benchmark starts running and triggers a cuda library call for the first time (with GPGPU-SIM the benchmark actually calls a library call provided by the GPGPU-SIM), the simulator will print information such as \*\*\* GPGPU-Sim Simulator Version .... \*\*\*. Using *grep* to search this string and it can be found in the function *print\_splash()* defined in cuda-sim.cc.

Now break at print splash() function and print stack:

```
Breakpoint 4, Reading in symbols for gpgpusim_entrypoint.cc...done.
print_splash () at cuda-sim.cc:1425
1425
           if (!splash_printed) {
(qdb) info stack
Reading in symbols for cuda runtime api.cc...done.
#0 print_splash () at cuda-sim.cc:1425
#1 0x00007ffff7af91ef in gpgpu_ptx_sim_init_perf () at gpgpusim_entrypoint.cc:173
#2 0x00007ffff79b6728 in GPGPUSim_Init () at cuda_runtime_api.cc:302
#3 0x00007ffff79b690f in GPGPUSim_Context () at cuda_runtime_api.cc:337
#4 0x00007ffff79bb31a in __cudaRegisterFatBinary (fatCubin=0x61d398) at
cuda_runtime_api.cc:1556
\#5 \ 0 \times 00000000000404000e in
         _cudaRegisterAll_49_tmpxft_000026e2_00000000_6_bfs_compute_10_cpp1_ii_29cadddc()
  _sti_
#6 0x0000000000414dad in
                             _libc_csu_init ()
#7 0x00007ffff6bf8700 in __libc_start_main () from /lib/x86_64-linux-gnu/libc.so.6
#8 0x0000000000403f39 in _start ()
```

To understand the two calls on bottom of the stack (\_start() and \_\_licc\_start\_main()), please refer to this: <a href="http://linuxgazette.net/issue84/hawk.html">http://linuxgazette.net/issue84/hawk.html</a> Here is what happens.

- GCC build your program with crtbegin.o/crtend.o/gcrt1.o And the other default libraries are dynamically linked by default. Starting address of the executable is set to that of \_start.
- 2. Kernel loads the executable and setup text/data/bss/stack, especially, kernel allocate page(s) for arguments and environment variables and pushes all necessary information on stack.
- 3. Control is pased to \_start. \_start gets all information from stack setup by kernel, sets up argument stack for \_ libc start main, and calls it.
- 4. \_\_libc\_start\_main initializes necessary stuffs, especially C library(such as malloc) and thread environment and calls our main.
- 5. our main is called with main(argv, argv) Actually, here one interesting point is the signature of main. \_\_libc\_start\_main thinks main's signature as main(int, char \*\*, char \*\*) If you are curious, try the following prgram.

There is a more detailed description here and it talks about \_\_libc\_csu\_init() as well:

http://dbp-consulting.com/tutorials/debugging/linuxProgramStartup.html

A nice figure from the above link:



Yet to understand \_\_libc\_csu\_init() better and what's its functionality during the cuda registration phase before the main function is called I found this material: http://www.acsu.buffalo.edu/~charngda/elf.html. It says the following:

## What user functions will be executed before main and at program exit?

```
As above call strack trace shows, _init is NOT the only function to be called before main. It is
  libc csu init function (in Glibc's source file csu/elf-init.c) that determines what functions to be
run before main and the order of running them. Its code is like this
 void libc csu init (int argc, char **argv, char **envp)
 #ifndef LIBC_NONSHARED
   const size_t size = __preinit_array_end - __preinit_array_start;
   size_t i;
   for (i = 0; i < size; i++)
     (*__preinit_array_start [i]) (argc, argv, envp);
 #endif
  _init ();
  const size_t size = __init_array_end - __init_array_start;
  for (size_t i = 0; i < \overline{size}; i++)
     (*__init_array_start [i]) (argc, argv, envp);
(Symbols such as preinit array start, preinit array end, init array start,
  init_array_end are defined by the default ld script; look for PROVIDE and PROVIDE_HIDDEN
keywords in the output of ld -verbose command.)
```

```
The __libc_csu_fini function has similar code, but what functions to be executed at program exit are
actually determined by exit:
 void __libc_csu_fini (void)
 #ifndef LIBC_NONSHARED
   size_t i = __fini_array_end - __fini_array_start;
   while (i-- > 0)
    (*__fini_array_start [i]) ();
    fini ();
 #endif
To see what's going on, consider the following C code example:
 #include <stdio.h>
 #include <stdlib.h>
 void preinit(int argc, char **argv, char **envp) {
  printf("%s\n", __FUNCTION__);
 void init(int argc, char **argv, char **envp) {
  printf("%s\n", __FUNCTION__);
 void fini() {
  printf("%s\n", __FUNCTION__);
   _attribute__((section(".preinit_array")))    typeof(preinit) *__preinit = preinit;
 __attribute__ ((constructor)) constructor() {
  printf("%s\n", __FUNCTION__);
       printf("%s\n", __FUNCTION___);
 void my_atexit() {
  printf("%s\n", __FUNCTION__);
 void my_atexit2() {
  printf("%s\n", __FUNCTION__);
 int main() {
  atexit(my_atexit);
  atexit(my_atexit2);
The output will be
 preinit
 constructor
 init
 my atexit2
 my atexit
 fini
 destructor
The .preinit array and .init array sections must contain function pointers (NOT code!) The
prototype of these functions must be
void func(int argc,char** argv,char** envp)
 libc csu init executes them in the following order:
     1. Function pointers in .preinit array section
     2. Functions marked as attribute ((constructor)), via init
     3. Function pointers in .init array section
The .fini_array section must also contain function pointers and the prototype is like the destructor,
i.e. taking no arguments and returning void. If the program exits normally, then the exit function (Glibc
source file stdlib/exit.c) is called and it will do the following:
     1. In reverse order, functions registered via atexit or on exit
     2. Function pointers in .fini array section, via libc csu fini
     3. Functions marked as __attribute__ ((destructor)), via __libc_csu_fini (which calls _fini
       after Step 2)
     stdio cleanup functions
```

For the \*\*cudaRegisterAll() function I googled it and found the following explanation: The simplest way to look at how nvcc compiles the ECS (Execution Configuration Syntax) and manages kernel code is to use nvcc's --cuda switch. This generates a .cu.c file that can be compiled and linked without any support from NVIDIA proprietary tools. It can be thought of as CUDA source files in open source C. Inspection of this file verified how the ECS is managed, and showed how kernel code was managed.

- 1. Device code is embedded as a fat binary object in the executable's .rodata section. It has variable length depending on the kernel code.
- 2. For each kernel, a host function with the same name as the kernel is added to the source code.
- 3. Before main(..) is called, a function called cudaRegisterAll(..) performs the following work:
- Calls a registration function, cudaRegisterFatBinary(..), with a void pointer to the fat binary data. This is where we can access the kernel code directly.
- For each kernel in the source file, a device function registration function, cudaRegisterFunction(..), is called. With the list of parameters is a pointer to the function mentioned in step 2.
- 4. As aforementioned, each ECS is replaced with the following function calls from the execution management category of the CUDA runtime API.
- cudaConfigureCall(..) is called once to set up the launch configuration.
- The function from the second step is called. This calls another function, in which, cudaSetupArgument(..) is called once for each kernel parameter. Then, cudaLaunch(..) launches the kernel with a pointer to the function from the second step.
- 5. An unregister function, cudaUnregisterBinaryUtil(..), is called with a handle to the fatbin data on program exit.

It seems that nvcc keeps track of kernels and kernel launches by registering a list of function pointers (the second step in the list above). All the functions above are undocumented from NVIDIA's part. The virtual CUDA library solves the problem of registering kernel code and tracking kernel launches by reimplementing each one of them, which we will get to in a minute.

From the \_\_cudaRegisterFatBinary above (GPGPUSim\_Context () , GPGPUSim\_Init (), etc. ) are functions that GPGPU-SIM defines to mimic the behavior of the CUDA runtime API.

At this point we should now understand why the stack looks like that and the calling sequence at the entry point in GPGPU-SIM.

Here are additional stack information I printed after stepping into the function cudaRegisterAll:

```
Single stepping until exit from function
ZL86 sti
              cudaRegisterAll 49 tmpxft 000026e2 00000000 6 bfs compute 10 cpp1 ii 29cadddcv,
which has no line number information.
GPGPU-Sim PTX: __cudaRegisterFunction _Z6KernelP4NodePiPbS2_S1_S2_i: hostFun
0x0x404170, fat cubin handle = 1
GPGPU-Sim PTX: instruction assembly for function '_Z6KernelP4NodePiPbS2_S1_S2_i'... done.
GPGPU-Sim PTX: finding reconvergence points for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: Finding dominators for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: Finding immediate dominators for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: Finding postdominators for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: Finding immediate postdominators for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: pre-decoding instructions for '_Z6KernelP4NodePiPbS2_S1_S2_i'...
GPGPU-Sim PTX: reconvergence points for _Z6KernelP4NodePiPbS2_S1_S2_i...
GPGPU-Sim PTX: 1 (potential) branch divergence @ PC=0x030 (_1.ptx:72)
                                                                             @%p1 bra
$Lt 0 5122
GPGPU-Sim PTX:
                       immediate post dominator
                                                      @ PC=0x1f8 ( 1.ptx:147)
GPGPU-Sim PTX: 2 (potential) branch divergence @ PC=0x068 (_1.ptx:79) @%p2 bra
$Lt 0 5122
GPGPU-Sim PTX:
                       immediate post dominator
                                                      @ PC=0x1f8 ( 1.ptx:147) exit
GPGPU-Sim PTX: 3 (potential) branch divergence @ PC=0x0e0 (_1.ptx:97) @%p3 bra
$Lt 0 5122
GPGPU-Sim PTX:
                      immediate post dominator
                                                      @ PC=0x1f8 ( 1.ptx:147)
GPGPU-Sim PTX: 4 (potential) branch divergence @ PC=0x140 (_1.ptx:114) @%p4 bra
$Lt 0 4354
GPGPU-Sim PTX:
                                                      @ PC=0x1d8 (_1.ptx:140) add.s32
                      immediate post dominator
%r8, %r8, 1
GPGPU-Sim PTX: 5 (potential) branch divergence @ PC=0x1f0 (_1.ptx:143) @%p5 bra
$Lt_0_4098
                                                      @ PC=0x1f8 (_1.ptx:147)
GPGPU-Sim PTX:
                      immediate post dominator
GPGPU-Sim PTX: ... end of reconvergence points for Z6KernelP4NodePiPbS2 S1 S2
GPGPU-Sim PTX: ... done pre-decoding instructions for '_Z6KernelP4NodePiPbS2_S1_S2_i'.
GPGPU-Sim PTX: finished parsing EMBEDDED .ptx file _1.ptx
Adding _cuobjdump_1.ptx with cubin handle 1
GPGPU-Sim PTX: extracting embedded .ptx to temporary file "_ptx_DIAeer"
Running: cat _ptx_DIAeer | sed 's/.version 1.5/.version 1.4/' | sed 's/, texmode_independent//' | sed
s/(\.extern\.const\[1\] .b8\w+))/[]/1/[1\]/' | sed 's/const\[.\]/const\[0\]/g' > _ptx2_Jxpnzr
Detaching after fork from child process 5632.
```

```
GPGPU-Sim PTX: generating ptxinfo using "$CUDA_INSTALL_PATH/bin/ptxas --gpu-name=sm_20 -
v _ptx2_Jxpnzr --output-file /dev/null 2> _ptx_DIAeerinfo"
Detaching after fork from child process 5638.
GPGPU-Sim PTX: Kernel '_Z6KernelP4NodePiPbS2_S1_S2_i': regs=18, Imem=0, smem=0,
cmem=84
GPGPU-Sim PTX: removing ptxinfo using "rm -f _ptx_DIAeer _ptx2_Jxpnzr _ptx_DIAeerinfo"
Detaching after fork from child process 5640.
GPGPU-Sim PTX: loading globals with explicit initializers...
GPGPU-Sim PTX: finished loading globals (0 bytes total).
GPGPU-Sim PTX: loading constants with explicit initializers... done.
0x0000000000414dad in __libc_csu_init ()
(gdb) info stack
#0 0x0000000000414dad in __libc_csu_init ()
#1 0x00007ffff6bf8700 in __libc_start_main () from /lib/x86_64-linux-gnu/libc.so.6
#2 0x0000000000403f39 in _start ()
From the above trace we can see that GPGPU-SIM does some PTX parsing and analysis (e.g.,
branch divergence) at the very beginning of the simulation (before the main() function in the running
benchmark.) By tracing the message "instruction assembly for function" I found this is actually
generated by the ptx_assemble() function (defined in cuda-sim.cc), which is called by
gpgpu ptx assemble() defined in ptx ir.cc, which is further called by end function() in ptx parser.cc.
When the benchmark launches a kernel (at the cudaLaunch breakpoint), I print the stack as follows:
Breakpoint 5, cudaLaunch (hostFun=0x404170 "\351\v\377\377\377\ft.\017\037\204") at
cuda_runtime_api.cc:906
906
           CUctx_st* context = GPGPUSim_Context();
(gdb) info stack
#0 cudaLaunch (hostFun=0x404170 "\351\v\377\377\377ff.\017\037\204") at
cuda_runtime_api.cc:906
#1 0x000000000404167 in __device_stub__Z6KernelP4NodePiPbS2_S1_S2_i(Node*, int*, bool*,
bool*, int*, bool*, int) ()
#2 0x0000000000404705 in BFSGraph(int, char**) ()
#3 0x0000000000404b8d in main ()
While the benchmark is running and stop at the step, I use "info stack" to print the stack information
as follows:
(gdb) info stack
Reading in symbols for stream_manager.cc...done.
Reading in symbols for cuda_runtime_api.cc...done.
#0 0x00007ffff6c9683d in nanosleep () from /lib/x86_64-linux-gnu/libc.so.6
#1 0x00007ffff6cc4774 in usleep () from /lib/x86_64-linux-gnu/libc.so.6
#2 0x00007ffff7b03490 in stream_manager::push (this=0xe413f0, op=...) at stream_manager.cc:383
#3 0x00007ffff79b8b29 in cudaLaunch (hostFun=0x404170 "\351\v\377\377\377ff.\017\037\204")
    at cuda_runtime_api.cc:922
#4 0x0000000000404167 in __device_stub__Z6KernelP4NodePiPbS2_S1_S2_i(Node*, int*, bool*,
bool*, int*, bool*, int) ()
#5 0x0000000000404705 in BFSGraph(int, char**) ()
#6 0x0000000000404b8d in main ()
Switch to another thread I got:
(gdb) info stack
#0 shader_core_ctx::writeback (this=0x983830) at shader.cc:909
#1 0x00007ffff7a73d10 in shader_core_ctx::cycle (this=0x983830) at shader.cc:1713
#2 0x00007ffff7a7656f in simt_core_cluster::core_cycle (this=0x942440) at shader.cc:2307
#3 0x00007ffff7a5d257 in gpgpu_sim::cycle (this=0x6281b0) at gpu-sim.cc:885
#4 0x00007ffff7af8f8a in gpgpu_sim_thread_concurrent () at gpgpusim_entrypoint.cc:115
#5 0x00007ffff69c1e9a in start_thread () from /lib/x86_64-linux-gnu/libpthread.so.0
#6 0x00007ffff6ccacbd in clone () from /lib/x86_64-linux-gnu/libc.so.6
#7 0x000000000000000 in ?? ()
```

# Part 2. Getting Into the Entry Function cudaRegisterFatBinary()

From Part 1 we know the entry function in the gpgpu-sim is \_\_cudaRegisterFatBinary(). Let's get start from here. This function first calls CUctx\_st \*context = GPGPUSim\_Context();, which again calls GPGPUSim\_Init(). The code of the GPGPUSim\_Context() function is simple and listed as follows:

```
static CUctx_st* GPGPUSim_Context()
{
    static CUctx_st *the_context = NULL;
    if( the_context == NULL ) {
```

```
cuda device id *the apu = GPGPUSim Init():
         the_context = new CUctx_st(the_gpu);
    return the_context;
Note that the context is static thus there is only one copy of it and the context creation (the_context =
new CUctx st(the qpu);) and the GPGPUSim Init(); are only executed once, no matter how many
kernels are launched. From the above code we can see that a new context is created and returned
by GPGPUSim_Context() with the argument of the gpu, which has a type of _cuda_device_id.
_cuda_device_id is a struct defined in cuda_runtime_api.cc and it organizes various device IDs in a
linked list (it has a struct _cuda_device_id *m_next member pointing to the next id.). It also has an
unsigned m id data member used to retrieve a particular device:
struct _cuda_device_id *get_device( unsigned n )
    {
          assert( n < (unsigned)num_devices() );</pre>
          struct _cuda_device_id *p=this;
          for(unsigned i=0; i<n; i++)
               p = p - m \text{ next};
          return p;
The most important member in the cuda device id struct is the m gpgpu, which has a type of class
gpgpu sim *. gpgpu sim is a class that defines all importance interfaces that GPGPU-SIM provides,
such as gpu configuration, statistics collection, simulation control, etc. So how and when is an object
of gpgpu sim created? By looking at the gdb stack trace information and the GPGPU-SIM source
code, we can find that GPGPUSim_Init() (defined in cuda_runtime_api.cc) invokes
gpgpu_ptx_sim_init_perf() (defined in gpgpusim_entrypoint.cc), which creates and returns a new
gpgpu_sim object by calling option_parser_cmdline() to parse the input gpgpusim.config file. The
function option_parser_cmdline() further calls several other functions such as
ParseCommandLine() and ParseFile() (defined in option_parser.cc) to do the actual config file
parsing. After creating a gpgpu sim object, GPGPUSim_Init() creates and return a new
 _cuda_device_id based on the created gpgpu_sim object (the created gpgpu_sim object initializes
the m gpgpu member of the cuda device id object.)
Other than creating a gpgpu_sim object and a corresponding _cuda_device_id from the configuration
file, GPGPUSim Init() also calls the start sim thread(1) function:
void start_sim_thread(int api)
  if( g_sim_done ) {
    g_sim_done = false;
     if( api == 1 ) {
      pthread_create(&g_simulation_thread,NULL,gpgpu_sim_thread_concurrent,NULL);
    } else {
      pthread_create(&g_simulation_thread,NULL,gpgpu_sim_thread_sequential,NULL);
  }
Obviously the start_sim_thread(1) will fork a thread to execute the gpgpu_sim_thread_concurrent()
function (defined in the gpgpusim_entrypoint.cc):
void *gpgpu_sim_thread_concurrent(void*)
  // concurrent kernel execution simulation thread
    if(g debug execution >= 3) {
      printf("GPGPU-Sim: *** simulation thread starting and spinning waiting for work ***\n");
      fflush(stdout);
     while( g_stream_manager->empty_protected() && !g_sim_done )
    if(g_debug_execution >= 3) {
      printf("GPGPU-Sim: ** START simulation thread (detected work) **\n");
      g_stream_manager->print(stdout);
      fflush(stdout):
    pthread_mutex_lock(&g_sim_lock);
    g_sim_active = true;
     pthread_mutex_unlock(&g_sim_lock);
     bool active = false;
     bool sim cycles = false:
     g_the_gpu->init();
     do {
       // check if a kernel has completed
               // launch operation on device if one is pending and can be run
               g_stream_manager->operation(&sim_cycles);
            if( g_the_gpu->active() ) {
               g_the_gpu->cycle();
               sim_cycles = true;
```

```
g_the_gpu->deadlock_check();
            active=g_the_gpu->active() || !g_stream_manager->empty_protected();
     } while( active ):
     if(g_debug_execution >= 3) {
       printf("GPGPU-Sim: ** STOP simulation thread (no work) **\n");
       fflush(stdout):
     if(sim_cycles) {
       g_the_gpu->update_stats();
       print_simulation_time();
     pthread_mutex_lock(&g_sim_lock);
     g_sim_active = false;
     pthread_mutex_unlock(&g_sim_lock);
  } while( !g_sim_done );
  if(g_debug_execution >= 3) {
    printf("GPGPU-Sim: *** simulation thread exiting ***\n");
    fflush(stdout);
  sem post(&g sim signal exit);
  return NULL:
Note that g the gpu is a global variable defined in gpgpusim entrypoint.cc and is initialized to point
to the newly created <code>gpgpu_sim</code> object in <code>gpgpu_ptx_sim_init_perf()</code> .
The above gpgpu_sim_thread_concurrent() function is executed in a separate thread and performs
the primary simulation work. It communicates with the cuda runtime api (e.g., cudaLaunch()) provided
by GPGPU-SIM to initiate, control and update the simulation.
So how do cudaLaunch() and other cuda runtime APIs communicate the kernel launch and memory
copying information to the concurrently executed simulation thread (i.e.,
gpgpu sim thread concurrent())? In gpgpusim entrypoint.cc there is a global stream manager
definition: stream_manager *g_stream_manager; This stream_manager object is declared (extern
stream_manager *g_stream_manager;) and used by cudaLaunch(), cudaMemcpy(), etc., in
cuda runtime api.cc. Thus, each time a cuda runtime API is invoked, the simulator captures the
corresponding event and read some information (e.g., kernel information) and push the information
onto the g_stream_manager, which can be queried, processed or simulated by the concurrent
simulation thread gpgpu_sim_thread_concurrent(). The main simulation work is done in the outer
do....while loop in gpgpu_sim_thread_concurrent().
After creating the context, initialization and forking the simulation thread,
  _cudaRegisterFatBinary() gets into a big IF statement to determine if the cuobjdump tool should be
used (When the configuration file instructs GPGPU-Sim to run SASS, a conversion tool,
cuobidump to ptxplus, is used to convert the SASS embedded within the binary to PTXPlus.). If the
cuobidump tool is used, mainly do the following:
           unsigned fat_cubin_handle = next_fat_bin_handle;
          next_fat_bin_handle++;
                                     _cudaRegisterFatBinary, fat_cubin_handle = %u,
          printf("GPGPU-Sim PTX:
filename=%s\n", fat_cubin_handle, filename);
           * This function extracts all data from all files in first call
           * then for next calls, only returns the appropriate number
          assert(fat cubin handle >= 1):
          if (fat cubin handle==1) cuobjdumpInit();
          cuobjdumpRegisterFatBinary(fat_cubin_handle, filename);
          return (void**)fat cubin handle;
Otherwise, execute:
           if(found) {
               printf("GPGPU-Sim PTX: Loading PTX for %s, capability = %s\n",
                         info->ident, info->ptx[selected_capability].gpuProfileName_);
               symbol_table *symtab;
               const char *ptx = info->ptx[selected_capability].ptx;
            if(context->get_device()->get_gpgpu()->get_config().convert_to_ptxplus() ) {
printf("GPGPU-Sim PTX: ERROR ** PTXPlus is only supported through cuobjdump\n"
          "\tEither enable cuobjdump or disable PTXPlus in your configuration file\n");
               } else {
                    symtab=gpgpu_ptx_sim_load_ptx_from_string(ptx,source_num);
                    context->add_binary(symtab,fat_cubin_handle);
                    gpgpu_ptxinfo_load_from_string( ptx, source_num );
               source_num++;
```

From the above description we know there are two primary cases depending on whether cuobjdump tool is used or not. The GPGPU-SIM document presents a high-level explanation of these two cases:

#### PTX extraction

Depending on the configuration file, PTX is extracted either from cubin files or using cuobjdump. This section describes the flow of information for extracting PTX and other information. Figure <u>14</u>shows the possible flows for the extraction.

#### From cubin

\_\_cudaRegisterFatBinary( void \*fatCubin ) in the cuda\_runtime\_api.cc is the function which is responsible for extracting PTX. This function is called by program for each CUDA file. FatbinCubin is a structure which contains different versions of PTX and cubin corresponded to that CUDA file. GPGPU-Sim extract the newest version of PTX which is not newer than forced\_max\_capability (defines in simulation parameters).

## Using cuobjdump

In CUDA version 4.0 and later, the fat cubin file used to extract the ptx and sass is not available any more. Instead, cuobjdump is used. cuobjdump is a tool provided by NVidia along with the toolkit that can extract the PTX, SASS as well as other information from the executable. If the option - gpgpu\_ptx\_use\_cuobjdump is set to "1" then GPGPU-Sim will invoke cuobjdump to extract the PTX, SASS and other information from the binary. If conversion to PTXPlus is enabled, the simulator will invoke cuobjdump\_to\_ptxplus to convert the SASS to PTXPlus. The resulting program is then loaded.

In the following two subsections let's dive into these two cases respectively to see how exactly the PTX instructions are extracted.

# Part 2.1. Extracting PTX Using cuobjdump

std::stringstream libcodfn;

cmd.str(""); //resetting

```
When cuobidump tool is enabled, the statement cuobidumpInit(); does the primary "hard" work. This
function is defined as follows:
//! Extract the code using cuobjdump and remove unnecessary sections
void cuobjdumpInit(){
     CUctx st *context = GPGPUSim Context();
     extract_code_using_cuobjdump(); //extract all the output of cuobjdump to _cuobjdump_*.*
     cuobjdumpSectionList = pruneSectionList(cuobjdumpSectionList, context);
First let's take a look at what's in extract_code_using_cuobjdump()
//alobal variables:
std::list<cuobjdumpSection*> cuobjdumpSectionList;
std::list<cuobjdumpSection*> libSectionList;
//partial code for extract_code_using_cuobjdump():
std::stringstream cmd;
cmd << "Idd /proc/" << pid.str() << "/exe | grep $CUDA_INSTALL_PATH | awk \'{print $3}\' >
_tempfile_.txt";
int result = system(cmd.str().c_str());
std::ifstream libsf;
libsf.open("_tempfile_.txt");
               std::string line;
          std::getline(libsf, line);
std::cout << "DOING: " << line << std::endl;</pre>
          int cnt=1;
          while(libsf.good()){
```

cmd << "\$CUDA\_INSTALL\_PATH/bin/cuobjdump -ptx -elf -sass ";

libcodfn << "\_cuobjdump\_complete\_lib\_" << cnt << "\_";

```
GPGPU-SIM Notes
               cmd << line:
               cmd << " > "
               cmd << libcodfn.str();</pre>
               std::cout << "Running cuobidump on " << line << std::endl;
               std::cout << "Using command: " << cmd.str() << std::endl;
               result = system(cmd.str().c_str());
               if(result) {printf("ERROR: Failed to execute: %s\n", command); exit(1);}
               std::cout << "Done" << std::endl;
               std::cout << "Trying to parse " << libcodfn << std::endl;
               cuobjdump_in = fopen(libcodfn.str().c_str(), "r");
               cuobjdump_parse();
               fclose(cuobjdump_in);
               std::getline(libsf, line);
          libSectionList = cuobidumpSectionList;
So from above code we should see the extract_code_using_cuobjdump() uses system() to execute
cuobidump command with necessary library support and environment variable settings. The result is
stored in libcodfn << "_cuobjdump_complete_lib_" << cnt << "_"; file by the following statements:
cmd << "$CUDA INSTALL PATH/bin/cuobjdump -ptx -elf -sass ";
cmd << line;
cmd << " > "
cmd << libcodfn.str();
Note that cuobidump_parse(); is called to parse the output of the cuobidump tool. This function is
automatically generated by yacc and lex tool based on the .y and .I files in the gpgpu-
sim\v3.x\libcuda\ directory. The code comments describe this function like this:
//! Call cuobjdump to extract everything (-elf -sass -ptx)/*!
      This Function extract the whole PTX (for all the files) using cuobjdump
      to cuobidump complete output XXXXXX then runs a parser to chop it up with each binary in
      its own file
      It is also responsible for extracting the libraries linked to the binary if the option is
      enabled
After extract_code_using_cuobjdump(); is executed in cuobjdumpInit() the statement
cuobjdumpSectionList = pruneSectionList(cuobjdumpSectionList, context); removes the unnecessary
sections.
After cuobjdumpInit() is executed the next statement is
cuobjdumpRegisterFatBinary(fat_cubin_handle, filename);, which simply does the following
//! Keep track of the association between filename and cubin handle
void cuobjdumpRegisterFatBinary(unsigned int handle, char* filename){
     fatbinmap[handle] = filename;
to keep track filename and the corresponding cubin handle.
       _cudaRegisterFunction(...) function is invoked by application for each device function (nvcc
injects it into the source code to get the handle to the compiled cubin and to register the program with
the runtime.). This function is generate a mapping between device and host functions. Inside
register function(...) GPGPU-sim searches for symbol table associated with that fatCubin in which
device function is located. This function generate a map between kernel entry point and CUDA
application function address (host function). __cudaRegisterFunction(...) further calls
cuobidumpParseBinary():
//! Either submit PTX for simulation or convert SASS to PTXPlus and submit it
void cuobjdumpParseBinary(unsigned int handle){
     if(fatbin_registered[handle]) return;
```

```
fatbin_registered[handle] = true;
    CUctx st *context = GPGPUSim Context():
    std::string fname = fatbinmap[handle];
    cuobjdumpPTXSection* ptx = findPTXSection(fname);
    symbol_table *symtab;
    char *ptxcode;
    const char *override_ptx_name = getenv("PTX_SIM_KERNELFILE");
 if (override_ptx_name == NULL or getenv("PTX_SIM_USE_PTX_FILE") == NULL) {
         ptxcode = readfile(ptx->getPTXfilename());
    } else {
         printf("GPGPU-Sim PTX: overriding embedded ptx with '%s' (PTX_SIM_USE_PTX_FILE is
set)\n", override_ptx_name);
         ptxcode = readfile(override_ptx_name);
```

```
if(context->get_device()->get_gpgpu()->get_config().convert_to_ptxplus() ) {
         cuobjdumpELFSection* elfsection = findELFSection(ptx->getIdentifier());
         assert (elfsection!= NULL);
          char *ptxplus_str = gpgpu_ptx_sim_convert_ptx_and_sass_to_ptxplus(
                   ptx->getPTXfilename(),
                   elfsection->getELFfilename().
                   elfsection->getSASSfilename());
          symtab=gpgpu_ptx_sim_load_ptx_from_string(ptxplus_str, handle);
         printf("Adding %s with cubin handle %u\n", ptx->getPTXfilename().c_str(), handle);
          context->add_binary(symtab, handle);
          gpgpu_ptxinfo_load_from_string( ptxcode, handle);
         delete[] ptxplus_str;
    } else {
         symtab=gpgpu_ptx_sim_load_ptx_from_string(ptxcode, handle);
         printf("Adding %s with cubin handle %u\n", ptx->getPTXfilename().c_str(), handle);
         context->add_binary(symtab, handle);
         gpgpu_ptxinfo_load_from_string( ptxcode, handle);
    load_static_globals(symtab,STATIC_ALLOC_LIMIT,0xFFFFFFF,context->get_device()-
>get gpgpu());
    load_constants(symtab,STATIC_ALLOC_LIMIT,context->get_device()->get_gpgpu());
    //TODO: Remove temporarily files as per configurations
}
```

As we can see <code>cuobjdumpParseBinary()</code> calls <code>gpgpu\_ptx\_sim\_convert\_ptx\_and\_sass\_to\_ptxplus()</code> , <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string</code> , <code>context->add\_binary(symtab, handle);</code> and <code>gpgpu\_ptxinfo\_load\_from\_string(ptxcode, handle);</code> if the PTX/SASS should be converted to PTXPlus.

Otherwise symtab=gpgpu\_ptx\_sim\_load\_ptx\_from\_string(ptxcode, handle);, context->add\_binary(symtab, handle); and gpgpu\_ptxinfo\_load\_from\_string(ptxcode, handle); are executed. Here is a paragraph for describing these function in the GPGPU-SIM document:

gpgpu\_ptx\_sim\_load\_ptx\_from\_string(...) is called. This function basically use Lex/Yacc to parse the PTX code and create symbol table for that PTX file. Then add\_binary(...) is called. This function adds created symbol table to CUctx structure which saves all function and symbol table information. Function gpgpu\_ptxinfo\_load\_from\_string(...) is invoked in order to extract some information from PTXinfo file. This function run ptxas (the PTX assembler tool from CUDA Toolkit) on PTX file and parse the output file using Lex and Yacc. It extract some information like number of registers using by each kernel from ptxinfo file. Also gpgpu\_ptx\_sim\_convert\_ptx\_to\_ptxplus(...) is invoked to to create PTXPlus.

Working on.... Note that <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code> (defined in ptx\_loader.cc) does the primary PTX parsing work and deserves an in-depth investigation. Also, it is important to make clear how the branch instruction, divergance and post dominator are searched. As stated in part 1, the function ptx\_assemble() is highly related to the PTX parsing, branch instruction detection and divergance analysis and thus it is critical to clarify when ptx\_assemble() is called and what this function does in details. To answer all the above questions, we get start from <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code> since this function does the actual PTX parsing work and also invokes the ptx\_assemble() function, as can be verified by the stack information:

```
(gdb) info stack
#0 end_function () at ptx_parser.cc:195
#1 0x00002aaaaab30d1c in ptx_parse () at ptx.y:211
#2 0x00002aaaaab3e6b2 in gpgpu_ptx_sim_load_ptx_from_string (
    p=0xe49e00 "\t.version 1.4\n\t.target sm_10, map_f64_to_f32\n\t// compiled with
/afs/cs.pitt.edu/usr0/yongli/gpgpu-sim/cuda/open64/lib//be\n\t// nvopencc 4.0 built on 2011-05-
13\n\n\t//", '-' <repeats 37 times>..., source_num=1)
    at ptx_loader.cc:164
#3 0x00002aaaaaafc3ca in useCuobjdump () at cuda_runtime_api.cc:1377 [1]
#4 0x00002aaaaaafcc59 in __cudaRegisterFatBinary (fatCubin=0x6197f0)
    at cuda_runtime_api.cc:1421
#5 0x000000000040369e in __sti__cudaRegisterAll_49_tmpxft_0000028b_00000000_6_bfs_compute_10_cpp1_ii_29cadddc()
()
#6 0x0000000000411ad6 in __do_global_ctors_aux ()
```

Before we get into the source code for <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code>, we need to know what arguments are passed to <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code> and the cuobjdump file format.

The first parameter of *gpgpu\_ptx\_sim\_load\_ptx\_from\_string()* is passed with *ptxcode*, which is derived as follows:

std::string fname = fatbinmap[handle];

```
cuobidumpPTXSection* ptx = findPTXSection(fname);
     ptxcode = readfile(ptx->getPTXfilename());
In the above code, fname is originally derived from the following code
          typedef struct {int m; int v; const unsigned long long* d; char* f;} fatDeviceText
  _attribute__ ((aligned (8)));
            fatDeviceText * fatDeviceText = ( fatDeviceText *) fatCubin;
          // Extract the source code file name that generate the given FatBin.
          // - Obtains the pointer to the actual fatbin structure from the FatBin handle (fatCubin).
          // - An integer inside the fatbin structure contains the relative offset to the source code file
name
          // - This offset differs among different CUDA and GCC versions.
          char * pfatbin = (char*) fatDeviceText->d;
          int offset = *((int*)(pfatbin+48));
          char * filename = (pfatbin+16+offset);
          // The extracted file name is associated with a fat cubin handle passed
          // into cudaLaunch(). Inside cudaLaunch(), the associated file name is
          // used to find the PTX/SASS section from cuobjdump, which contains the
          // PTX/SASS code for the launched kernel function.
          // This allows us to work around the fact that cuobidump only outputs the
          // file name associated with each section.
if (fat_cubin_handle==1) cuobjdumpInit();
          cuobjdumpRegisterFatBinary(fat_cubin_handle, filename);
and has been put into an associated array fatbinmap by cuobidumpRegisterFatBinary(). The
statement cuobjdumpPTXSection* ptx = findPTXSection(fname); looks for the section named
fname in a global section list std::list<cuobjdumpSection*> cuobjdumpSectionList; This global
section list is generated by cuobjdump_parse(), which is a function generated by cuobjdump.l and
cuobidump.y, through the function addCuobidumpSection(). By examining the following code
snapshot from the .I and .y files things should be clear:
cuobjdump.l:
"Fatbin ptx code:"{newline}
     yy_push_state(ptxcode);
     yy_push_state(header);
     yylval.string value = strdup(yytext);
     return PTXHEADER;
"Fatbin elf code:"{newline}
     yy_push_state(elfcode);
     yy_push_state(header);
     yylval.string_value = strdup(yytext);
     return ELFHEADER;
cuobjdump.y:
section:
             PTXHEADER {
                    addCuobjdumpSection(0);
                    snprintf(filename, 1024, "_cuobjdump_%d.ptx", ptxserial++); ptxfile = fopen(filename, "w");
                    setCuobidumpptxfilename(filename);
               } headerinfo ptxcode {
                    fclose(ptxfile);
               ELFHEADER {
                    addCuobjdumpSection(1);
                    snprintf(filename, 1024), "_cuobjdump_%d.elf", elfserial); elffile = fopen(filename, "w");
                    setCuobjdumpelffilename(filename);
               } headerinfo elfcode {
                    fclose(elffile);
                    snprintf(filename, 1024, "_cuobjdump_%d.sass", elfserial++);
                    sassfile = fopen(filename, "w");
                    setCuobjdumpsassfilename(filename);
               } sasscode {
                    fclose(sassfile):
(At this point it is clear that after using the cuobidump tool to extract information from the binary and
```

invoking cuobidump parse(); to segregate ptx, elf and sass information into different files, "sections" are created and pushed into a global section list (cuobjdumpSectionList) and each section is attached with an appropriate ptx/elf/sass filename (not the identifier name, which is extracted from fatbin) and relevant arch information. )

Therefore, the first argument passed to gpgpu\_ptx\_sim\_load\_ptx\_from\_string(), ptxcode, is the name for the ptx file generated during cuobjdump\_parse().

The second parameter of <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code> is passed with a <code>handle</code>, which associates an identifier (or the source file name?) in <code>fatbinmap</code>.

Based on the knowledge of section concept, cuobjdump, ptx/sass/elf files, the *handle* and *ptxcode* arguments, now let's explore the function <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code>, which parses and analyzes the PTX code and creates symbol tables.

## Part 2.1.1 PTX Parsing: Start From gpgpu\_ptx\_sim\_load\_ptx\_from\_string

As our convention, we first copy the code here (from gpgpu-sim\v3.x\src\cuda-sim\ptx\_loader.cc):

```
symbol_table *gpgpu_ptx_sim_load_ptx_from_string( const char *p, unsigned source_num )
  char buf[1024],
  snprintf(buf,1024,"_%u.ptx", source_num );
  if(g save embedded ptx) {
    FILE *fp = fopen(buf, "w");
    fprintf(fp, "%s",p);
    fclose(fp);
  symbol_table *symtab=init_parser(buf);
  ptx__scan_string(p);
  int errors = ptx_parse ();
  if ( errors ) {
     char fname[1024];
     snprintf(fname, 1024, "_ptx_errors_XXXXXX");
    int fd=mkstemp(fname);
    printf("GPGPU-Sim PTX: parser error detected, exiting... but first extracting .ptx to \"%s\"\n",
fname):
     FILE *ptxfile = fopen(fname, "w");
     fprintf(ptxfile,"%s", p );
    fclose(ptxfile);
    abort();
    exit(40);
  if (g debug execution >= 100)
    print_ptx_file(p,source_num,buf);
  printf("GPGPU-Sim PTX: finished parsing EMBEDDED .ptx file %s\n",buf);
  return symtab;
```

In the above function a huge majority of the work is done by the ptx\_parse () function call. This function is automatically generated from ptx.y and ptx.l files located in gpgpu-sim\v3.x\src\cuda-sim\ directory. The function name is originally yyparse (the default name for the parser function generated by the bison tool) and replaced by ptx\_parse in the generated ptx.tab.c file:

```
/* Substitute the variable and function names. */
#define yyparse ptx_parse
#define yylex ptx_lex
#define yyerror ptx_error
#define yylval ptx_lval
#define yychar ptx_char
#define yydebug ptx_debug
#define yynerrs ptx nerrs
```

The ptx.tab.c file is generated from ptx.y file, as can be verified by the following rule in the Makefile in the ...\cuda-sim\ directory: ptx.tab.c: ptx.y

```
bison --name-prefix=ptx_ -v -d ptx.y
```

Thus, to understand what ptx\_parse() does it is necessary to dig into the ptx.y and ptx.l files.

At a high level, ptx.y file contains various rules specifying the construction of ptx file format. It recognizes valid tokens (.file .entry directives, types, instruction opcode, etc.) through the rules defined in ptx.l file and builds ptx grammar from ground up. The following code example from the ptx.y file shows the structure of *statement\_list*:

```
statement_list: directive_statement { add_directive(); }
   | instruction_statement { add_instruction(); }
   | statement_list directive_statement { add_directive(); }
   | statement_list instruction_statement { add_instruction(); }
   | statement_list statement_block
   | statement_block
```

```
instruction_statement: instruction SEMI_COLON
     | IDENTIFIER COLON { add_label($1); }
     | pred_spec instruction SEMI_COLON;
instruction: opcode_spec LEFT_PAREN operand RIGHT_PAREN { set_return(); } COMMA operand
COMMA LEFT_PAREN operand_list RIGHT_PAREN
     opcode_spec operand COMMA LEFT_PAREN operand_list RIGHT_PAREN
      opcode_spec operand COMMA LEFT_PAREN RIGHT_PAREN
      opcode_spec operand_list
     | opcode_spec
As different components are detected, corresponding functions defined in gpgpu-sim\v3.x\src\cuda-
sim\ptx_parser.cc are called to process the component and store the relevant information for later
use. In ptx parser.cc there are lots of different functions for processing different ptx components. For
example, add_instruction() add_variables() set_variable_type() add_identifier()
add_function_arg(), etc. Specifically, if an instruction is detected, add_instruction() is called to add
the detected instruction into a temporary list static std::list<ptx_instruction*> g_instructions:
void add_instruction()
ł
  DPRINTF("add\_instruction: \%s", ((g\_opcode>0)?g\_opcode\_string[g\_opcode]: "< label>") ); \\
  assert( g_shader_core_config != 0 );
  ptx_instruction *i = new ptx_instruction( g_opcode,
                           g_pred,
                           g_neg_pred,
                           g_pred_mod,
                            g_label,
                           g_operands,
                            g_return_var,
                            g_options,
                            g_scalar_type,
                            g_space_spec,
                            g_filename,
                           ptx lineno,
                            linebuf,
                            g_shader_core_config );
  g_instructions.push_back(i);
  g_inst_lookup[g_filename][ptx_lineno] = i;
  init_instruction_state();
After an entire function is processed, the end_function() is called:
function_defn: function_decl { set_symtab($1); func_header(".skip"); } statement_block {
     | function_decl { set_symtab($1); } block_spec_list { func_header(".skip"); } statement_block {
end_function(); }
void end_function()
  DPRINTF("end_function");
  init_directive_state();
  init_instruction_state();
  g_max_regs_per_thread = mymax( g_max_regs_per_thread, (g_current_symbol_table-
>next_reg_num()-1));
  g_func_info->add_inst( g_instructions );
  g_instructions.clear();
  gpgpu_ptx_assemble( g_func_info->get_name(), g_func_info );
  g_current_symbol_table = g_global_symbol_table;
  DPRINTF("function %s, PC = %d\n", g_func_info->get_name().c_str(), g_func_info-
>get_start_PC());
As we can see end_function() executes g_func_info->add_inst( g_instructions ) :
void add_inst( const std::list<ptx_instruction*> &instructions )
  {
   m_instructions = instructions;
to put all the parsed instructions so far into the m_instructions member in the object pointed by
g_func_info pointer ( g_func_info is a static pointer defined in ptx_parser.cc). g_func_info is
initialized by the g_global_symbol_table->add_function_decl( name, g_entry_point, &g_func_info,
```

```
&g_current_symbol_table ) statement in the add_function_name() function. The
add_function_decl() actually news a function_info object and passes it to the g_func_info pointer.
The g_global_symbol_table- object, on which the add_function_decl() is called, in created in
symbol_table *init_parser() function, which is called in the
gpgpu_ptx_sim_load_ptx_from_string function. All the relevant code is listed as follows:
static symbol_table *g_global_symbol_table = NULL;
symbol_table *init_parser( const char *ptx_filename )
 g_filename = strdup(ptx_filename);
 if (g_global_allfiles_symbol_table == NULL) {
      g_global_allfiles_symbol_table = new symbol_table("global_allfiles", 0, NULL);
      g_global_symbol_table = g_current_symbol_table = g_global_allfiles_symbol_table;
 else {
       g_global_symbol_table = g_current_symbol_table = new
symbol_table("global",0,g_global_allfiles_symbol_table);
symbol_table *gpgpu_ptx_sim_load_ptx_from_string( const char *p, unsigned source_num )
  symbol_table *symtab=init_parser(buf);
void add_function_name( const char *name )
 DPRINTF("add_function_name %s %s", name, ((g_entry_point==1)?"(entrypoint)":
((g_entry_point==2)?"(extern)":"")));
 bool prior_decl = g_global_symbol_table->add_function_decl( name, g_entry_point, &g_func_info,
&g_current_symbol_table );
 if( g_add_identifier_cached__identifier ) {
   add_identifier( g_add_identifier_cached_
                                            identifier.
             g_add_identifier_cached__array_dim,
             g_add_identifier_cached_array_ident);
   free( g add identifier cached identifier );
   g_add_identifier_cached__identifier = NULL;
   g_func_info->add_return_var( g_last_symbol );
   init_directive_state();
 if( prior_decl ) {
   g_func_info->remove_args();
 g_global_symbol_table->add_function( g_func_info, g_filename, ptx_lineno );
bool symbol_table::add_function_decl( const char *name, int entry_point, function_info **func_info,
symbol_table **sym_table )
 std::string key = std::string(name);
 bool prior decl = false:
 if( m_function_info_lookup.find(key) != m_function_info_lookup.end() ) {
    *func_info = m_function_info_lookup[key];
   prior_decl = true;
 } else {
   *func_info = new function_info(entry_point);
   (*func_info)->set_name(name);
   m_function_info_lookup[key] = *func_info;
 if( m_function_symtab_lookup.find(key) != m_function_symtab_lookup.end() ) {
   assert( prior_decl );
    *sym table = m function symtab lookup[key];
   assert(!prior_decl);
    *sym_table = new symbol_table( "", entry_point, this );
   symbol *null_reg = (*sym_table)->add_variable("_",NULL,0,"",0);
   null_reg->set_regno(0, 0);
   (*sym_table)->set_name(name);
   (*func_info)->set_symtab(*sym_table);
   m_function_symtab_lookup[key] = *sym_table;
   assert( (*func_info)->get_symtab() == *sym_table );
   register_ptx_function(name,*func_info);
 return prior_decl;
```

```
After adding instructions into the g_func_info object, end_function() calls gpgpu_ptx_assemble(
g_func_info->get_name(), g_func_info), which is defined as follows:
void gpgpu_ptx_assemble( std::string kname, void *kinfo )
  function_info *func_info = (function_info *)kinfo;
  if((function_info *)kinfo == NULL) {
    printf("GPGPU-Sim PTX: Warning - missing function definition \'%s\\n", kname.c_str());
  if( func info->is extern() ) {
    printf("GPGPU-Sim PTX: skipping assembly for extern declared function \'%s\'\n", func_info-
>get_name().c_str() );
    return:
  func_info->ptx_assemble();
gpgpu_ptx_assemble() mainly executes func_info->ptx_assemble(), which calls
function_info::ptx_assemble(), which does a lot of things including putting instructions into
m_instr_mem[],creating the pc-instruction map s_g_pc_to_insn , analyzing the basic block
information, branch/divergence information by searching the post-dominators, computing target pc for
branch instructions, etc. All these analyzed information are stored in appropriate members in the
function_info structure. The function_info::ptx_assemble() function is defined in gpgpu-
sim\v3.x\src\cuda-sim\cuda-sim.cc and its source code is listed here:
void function_info::ptx_assemble()
  if( m_assembled ) {
   return;
  // get the instructions into instruction memory...
  unsigned num_inst = m_instructions.size();
  m_instr_mem_size = MAX_INST_SIZE*(num_inst+1);
  m_instr_mem = new ptx_instruction*[ m_instr_mem_size ];
  printf("GPGPU-Sim PTX: instruction assembly for function \'%s\'... ", m_name.c_str() );
  fflush(stdout):
  std::list<ptx instruction*>::iterator i;
  addr_t PC = g_assemble_code_next_pc; // globally unique address (across functions)
  // start function on an aligned address
  for( unsigned i=0; i < (PC%MAX_INST_SIZE); i++)
   s_g_pc_to_insn.push_back((ptx_instruction*)NULL);
  PC += PC%MAX_INST_SIZE;
  m_start_PC = PC;
  addr_t n=0; // offset in m_instr_mem
  s\_g\_pc\_to\_insn.reserve(s\_g\_pc\_to\_insn.size() + MAX\_INST\_SIZE*m\_instructions.size());
  for ( i=m_instructions.begin(); i != m_instructions.end(); i++ ) {
   ptx_instruction *pl = *i;
   if ( pl->is_label() ) {
      const symbol *I = pI->get_label();
      labels[l->name()] = n;
   } else {
      g_pc_to_finfo[PC] = this;
     m_instr_mem[n] = pl;
     s_g_pc_to_insn.push_back(pl);
      assert(pl == s_g_pc_to_insn[PC]);
     pI->set_m_instr_mem_index(n);
     pl->set PC(PC):
     assert( pl->inst_size() <= MAX_INST_SIZE );</pre>
     for( unsigned i=1; i < pl->inst_size(); i++ ) {
       s_g_pc_to_insn.push_back((ptx_instruction*)NULL);
       m_instr_mem[n+i]=NULL;
     n += pl->inst_size();
     PC += pl->inst_size();
  g_assemble_code_next_pc=PC;
  for ( unsigned ii=0; ii < n; ii += m_instr_mem[ii]->inst_size() ) { // handle branch instructions
```

```
ptx_instruction *pl = m_instr_mem[ii];
   if ( pl->get_opcode() == BRA_OP || pl->get_opcode() == BREAKADDR_OP || pl->get_opcode()
== CALLP_OP) {
     operand_info &target = pl->dst(); //get operand, e.g. target name
     if ( labels.find(target.name()) == labels.end() ) {
       printf("GPGPU-Sim PTX: Loader error (%s:%u): Branch label \"%s\" does not appear in
assembly code.",
           pl->source_file(),pl->source_line(), target.name().c_str() );
       abort();
     unsigned index = labels[ target.name() ]; //determine address from name
     unsigned PC = m_instr_mem[index]->get_PC();
     m_symtab->set_label_address( target.get_symbol(), PC );
     target.set_type(label_t);
 printf(" done.\n");
 fflush(stdout);
 printf("GPGPU-Sim PTX: finding reconvergence points for \"%s\"...\n", m_name.c_str() );
 create_basic_blocks();
 connect_basic_blocks();
 bool modified = false;
 do {
   find_dominators();
   find_idominators();
   modified = connect_break_targets();
 } while (modified == true);
 if ( g_debug_execution>=50 ) {
   print_basic_blocks();
   print_basic_block_links();
   print_basic_block_dot();
 if ( g_debug_execution>=2 ) {
   print_dominators();
 find_postdominators();
 find_ipostdominators();
 if ( g_debug_execution>=50 ) {
   print_postdominators();
   print_ipostdominators();
 printf("GPGPU-Sim PTX: pre-decoding instructions for \"%s\"...\n", m_name.c_str() );
 for ( unsigned ii=0; ii < n; ii += m_instr_mem[ii]->inst_size() ) { // handle branch instructions
   ptx_instruction *pl = m_instr_mem[ii];
   pI->pre_decode();
 printf("GPGPU-Sim PTX: ... done pre-decoding instructions for \'%s\'.\n", m name.c str() );
 fflush(stdout);
 m_assembled = true;
```

# Part 2.2. Extracting PTX Without cuobjdump

The functions invoked in this path looks similar to the functions called in *cuobjdumpParseBinary* discussed in part 2.1 except that this time no PTX/SASS->PTXPlus conversion is performed (e.g., *gpgpu\_ptx\_sim\_convert\_ptx\_and\_sass\_to\_ptxplus()* is not called).

## Part 3. Kernel Launch

Part 2 introduces creating gpu device/context, initialization, creating simulation thread and parsing kernel information in the \_\_cudaRegisterFatBinary() function. We haven't entered the simulation code yet. The simulation is triggered when the running application launches a kernel using cuda runtime api such as cudaLaunch(). So what happens in GPGPU-SIM when the benchmark launch a kernel by calling its cudaLaunch() defined in cuda\_runtime\_api.cc? (Note that for cuda 4.0 and above this function is replaced by cuLaunchKernel(). User code "<<< >>>" for kernel launch will be replaced by cuda runtime API cudaLaunch() or cuLaunchKernel() when cuda source file is compiled. GPGPU-SIM 3.0 currently use cudaLaunch())

To answer this question, we first put the most important lines of code in cudaLaunch() in GPGPU-SIM:

The primary purpose of calling the gpgpu\_cuda\_ptx\_sim\_init\_grid() function is to create and return a kernel\_info\_t object, which contains important information about a kernel such the name, the dimension, etc, as described in the GPGPU-SIM manual:

**kernel\_info** (<gpgpu-sim\_root>/src/abstract\_hardware\_model.h/cc):

 The kernel\_info\_t object contains the GPU grid and block dimensions, the function\_info object associated with the kernel entry point, and memory allocated for the kernel arguments in parammemory.

```
There are three members in kernel_info_t that should be investigated in particular: class function_info *m_kernel_entry; std::list<class ptx_thread_info *> m_active_threads; class memory_space *m_param_mem;
```

Here is how GPGPU-SIM document says about function info class:

"Individual PTX instructions are found inside of PTX functions that are either kernel entry points or subroutines that can be called on the GPU. Each PTX function has a function\_info object: function\_info (<gpgpu-sim root>/src/cuda-sim/ptx ir.h/cc):

- Contains a list of static PTX instructions (ptx\_instruction's) that can be functionally simulated.
- For kernel entry points, stores each of the kernel arguments in a map; m\_ptx\_kernel\_param\_info; however, this might not always be the case for OpenCL applications. In OpenCL, the associated constant memory space can be allocated in two ways: It can be explicitly initialized in the .ptx file where it is declared, or it can be allocated using the clCreateBuffer on the host. In this later case, the .ptx file will contain a global declaration of the parameter, but it will have an unknown array size. Thus, the symbol's address will not be set and need to be set in thefunction\_info::add\_param\_data(...) function before executing the PTX. In this case, the address of the kernel argument is stored in a symbol table in the function\_info object. "

```
By looking into the code we know that the function info class provides methods to query and config
function informations such as num_args(), add_param_data(), find_postdominators(),ptx_assemble(),
const ptx_instruction *get_instruction(), get_start_PC(), etc.
For example find_postdominators() is defined as follows:
void function info::find postdominators()
 // find postdominators using algorithm of Muchnick's Adv. Compiler Design & Implemmntation Fig
7.14
 printf("GPGPU-Sim PTX: Finding postdominators for \"%s\'...\n", m_name.c_str() );
 fflush(stdout):
 assert( m_basic_blocks.size() >= 2 ); // must have a distinguished exit block
 std::vector<basic_block_t*>::reverse_iterator bb_itr = m_basic_blocks.rbegin();
 (*bb_itr)->postdominator_ids.insert((*bb_itr)->bb_id); // the only postdominator of the exit block is
the exit
 for (++bb_itr;bb_itr != m_basic_blocks.rend();bb_itr++) { //copy all basic blocks to all postdominator
lists EXCEPT for the exit block
   for (unsigned i=0; i<m_basic_blocks.size(); i++)
     (*bb_itr)->postdominator_ids.insert(i);
 bool change = true;
```

```
while (change) {
    change = false;
    for ( int h = m_basic_blocks.size()-2/*skip exit*/; h >= 0 ; --h ) {
        assert( m_basic_blocks[h]->bb_id == (unsigned)h );
        std::set<int> T;
        for (unsigned i=0;i< m_basic_blocks.size();i++)
            T.insert(i);
        for ( std::set<int>::iterator s = m_basic_blocks[h]->successor_ids.begin();s !=
        m_basic_blocks[h]->successor_ids.end();s++)
            intersect(T, m_basic_blocks[*s]->postdominator_ids);
        T.insert(h);
        if (!is_equal(T,m_basic_blocks[h]->postdominator_ids)) {
            change = true;
            m_basic_blocks[h]->postdominator_ids = T;
        }
    }
}
```

In addition to these methods, there are some private members in function\_info to represent a function:

```
private:
 unsigned m_uid;
 unsigned m_local_mem_framesize;
 bool m_entry_point;
 bool m_extern;
 bool m_assembled;
 std::string m_name;
 ptx_instruction **m_instr_mem;
 unsigned m_start_PC;
 unsigned m_instr_mem_size;
 std::map<std::string,param_t> m_kernel_params;
 std::map<unsigned,param_info> m_ptx_kernel_param_info;
 const symbol *m_return_var_sym;
 std::vector<const symbol*> m args;
 std::list<ptx_instruction*> m_instructions;
 std::vector<basic_block_t*> m_basic_blocks;
 std::list<std::pair<unsigned, unsigned> > m_back_edges;
 std::map<std::string,unsigned> labels;
 unsigned num_reconvergence_pairs;
 //Registers/shmem/etc. used (from ptxas -v), loaded from ____.ptxinfo along with ____.ptx
 struct gpgpu_ptx_sim_kernel_info m_kernel_info;
 symbol_table *m_symtab;
 static std::vector<ptx_instruction*> s_g_pc_to_insn; // a direct mapping from PC to instruction
 static unsigned sm_next_uid;
```

Now let's move on another important member in kernel\_info\_t: std::list<class ptx\_thread\_info \*> m\_active\_threads; Obviously it's a list of ptx\_thread\_info \*. Let's first look at the description of ptx\_thread\_info:

ptx\_thread\_info (<gpgpu-sim\_root>/src/ptx\_sim.h/cc):

- Contains functional simulation state for a single scalar thread (work item in OpenCL). This
  includes the following:
  - Register value storage
  - Local memory storage (private memory in OpenCL)
  - Shared memory storage (local memory in OpenCL). Notice that all scalar threads from the same thread block/workgroup accesses the same shared memory storage.
  - Program counter (PC)
  - Call stack
  - Thread IDs (the software ID within a grid launch, and the hardware ID indicating which hardware thread slot it occupies in timing model)

The current functional simulation engine was developed to support NVIDIA's PTX. PTX is essentially a low level compiler intermediate representation but not the actual machine representation used by NVIDIA hardware (which is known as SASS). Since PTX does not define a binary representation, GPGPU-Sim does not store a binary view of instructions (e.g., as you would learn about when studying instruction set design in an undergraduate computer architecture course). Instead, the text representation of PTX is parsed into a list of objects somewhat akin to a low level compiler intermediate representation.

Individual PTX instructions are found inside of PTX functions that are either kernel entry points or subroutines that can be called on the GPU. Each PTX function has a function\_info object:

The third member class memory\_space \*m\_param\_mem in the kernel\_info\_t class is described as follows:

memory\_space (<gpgpu-sim\_root>/src/cuda-sim/memory.h/cc):

- Abstract base class for implementing memory storage for functional simulation state. **memory\_space\_impl** (<gpgpu-sim\_root>/src/cuda-sim/memory.h/cc):
  - To optimize functional simulation performance, memory is implemented using a hash table.
     The hash table block size is a template argument for the template class memory\_space\_impl.

```
After our introduction to the kernel info t now let's get back to the gpgpu cuda ptx sim init grid()
function and look how an object of kernel info t is created. In the function
gpgpu cuda ptx sim init grid() an object of kernel info t is created by this statement: kernel info t
*result = new kernel_info_t(gridDim,blockDim,entry);
, which invoke the constructor:
kernel_info_t::kernel_info_t( dim3 gridDim, dim3 blockDim, class function_info *entry )
  m_kernel_entry=entry;
  m_grid_dim=gridDim;
  m_block_dim=blockDim;
  m_next_cta.x=0;
  m_next_cta.y=0;
  m next cta.z=0;
  m_next_tid=m_next_cta;
  m num cores running=0;
  m_uid = m_next_uid++;
  m_param_mem = new memory_space_impl<8192>("param",64*1024);
We can see that this constructor initialize some members but not others, most notably the
std::list<class ptx_thread_info *> m_active_threads; member. For now just assume it will be initialized
One interesting point is in the argument entry passed to the kernel_info_t constructor. This can be
made clear by looking at, in the function gpgpu_cuda_ptx_sim_init_grid(), the line before creating the
kernel info t object:
function_info *entry = context->get_kernel(hostFun);
kernel_info_t *result = new kernel_info_t(gridDim,blockDim,entry);
From above statements it is clear that context->get kernel() returns entry function for the kernel.
The relevant code for get_kernel is listed here for your curiosity:
struct CUctx_st {
     function info *get kernel(const char *hostFun)
          std::map<const void*,function_info*>::iterator i=m_kernel_lookup.find(hostFun);
          assert( i != m_kernel_lookup.end() );
          return i->second:
private:
     _cuda_device_id *m_gpu; // selected gpu
     std::map<unsigned,symbol_table*> m_code; // fat binary handle => global symbol table
     unsigned m last fat cubin handle;
     std::map<const void*,function_info*> m_kernel_lookup; // unique id (CUDA app function
address) => kernel entry point
From the gdb trace in page 6 and the explanation in page 5(* For each kernel in the source file, a
device function registration function, cudaRegisterFunction() is called. ......) we know that the
  cudaRegisterFunction function (in cuda runtime api.cc) is called implicitly by the compiled
benchmark at the beginning of a kernel launch. In GPGPU-SIM, __cudaRegisterFunction invokes
context->register_function( fat_cubin_handle, hostFun, deviceFun ); to register the kernel entry
function based on the hostFun name. It also creates a corresponding function info object and store
the relevant pointer into the m kernel lookup, which is the context's hash table (map) member to
store function info pointers associated with kernel functions.
     void register_function( unsigned fat_cubin_handle, const char *hostFun, const char *deviceFun)
     {
          if( m code.find(fat cubin handle) != m code.end() ) {
               symbol *s = m_code[fat_cubin_handle]->lookup(deviceFun);
               assert( s != NULL ):
               function info f = s - get pc();
               assert( f != NULL );
               m_kernel_lookup[hostFun] = f;
```

m\_kernel\_lookup[hostFun] = NULL;

}

# Part 4. Simulation Body: gpgpu sim thread concurrent()

From the analyses in previous chapters we understand the context creation, kernel initialization, entry function information generation, etc. This all happens in \_\_cudaRegisterFatBinary() and cudaLaunch(). Once these init work has been done, as the last few lines of code of cudaLaunch() indicates that a stream\_operation object is created and pushed onto g\_stream\_manager, which will trigger the simulation in the gpgpu\_sim\_thread\_concurrent () function. This part gets into and explains this function.

```
In Part 2 when we explain GPGPUSim_Init(), we list code for gpgpu_sim_thread_concurrent(). Here
we list it again to ease our discussion.
void *gpgpu_sim_thread_concurrent(void*)
{
  // concurrent kernel execution simulation thread
  do {
    if(q debug execution >= 3) {
      printf("GPGPU-Sim: *** simulation thread starting and spinning waiting for work ***\n");
      fflush(stdout);
     while( g_stream_manager->empty_protected() && !g_sim_done )
     if(g_debug_execution >= 3) {
      printf("GPGPU-Sim: ** START simulation thread (detected work) **\n");
       g_stream_manager->print(stdout);
       fflush(stdout);
     pthread_mutex_lock(&g_sim_lock);
     g sim active = true;
     pthread_mutex_unlock(&g_sim_lock);
     bool active = false:
     bool sim cycles = false;
     g_the_gpu->init();
     do {
       // check if a kernel has completed
               // launch operation on device if one is pending and can be run
               g_stream_manager->operation(&sim_cycles);
            if( g_the_gpu->active() ) {
               g_the_gpu->cycle();
               sim_cycles = true;
               g_the_gpu->deadlock_check();
            active=g_the_gpu->active() || !g_stream_manager->empty_protected();
     } while( active ):
     if(g debug execution >= 3) {
       printf("GPGPU-Sim: ** STOP simulation thread (no work) **\n");
       fflush(stdout);
     if(sim_cycles) {
       g_the_gpu->update_stats();
       print_simulation_time();
     pthread_mutex_lock(&g_sim_lock);
     g_sim_active = false;
     pthread_mutex_unlock(&g_sim_lock);
  } while( !g_sim_done );
  if(g_debug_execution >= 3) {
    printf("GPGPU-Sim: *** simulation thread exiting ***\n");
    fflush(stdout);
  sem_post(&g_sim_signal_exit);
  return NULL:
The first statement that matters in the above code is g the gpu->init(); The effect of executing this is
to initialize simulation cycle, control flow, memory access, statistics of various kinds (simulation
results), etc. For source code details please refer to gpu-sim.cc file.
Following the init the simulation gets into a do...while loop highlighted in green. This is the main loop
that simulates the running cuda application cycle by cycle. Each iteration of this loop simulates one
cycle (by g_stream_manager->operation(&sim_cycles); and g_the_gpu->cycle(); ) if the g_the_gpu is
active:
bool gpgpu_sim::active()
  if (m_config.gpu_max_cycle_opt && (gpu_tot_sim_cycle + gpu_sim_cycle) >=
m_config.gpu_max_cycle_opt)
    return false:
```

```
if (m_config.gpu_max_insn_opt && (gpu_tot_sim_insn + gpu_sim_insn) >=
m_config.gpu_max_insn_opt)
    return false;
  if (m_config.gpu_max_cta_opt && (gpu_tot_issued_cta >= m_config.gpu_max_cta_opt))
  if (m_config.gpu_deadlock_detect && gpu_deadlock)
    return false:
  for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++)
    if( m_cluster[i]->get_not_completed()>0 )
      return true;;
  for (unsigned i=0;i<m_memory_config->m_n_mem;i++)
    if( m_memory_partition_unit[i]->busy()>0)
      return true;;
  if( icnt_busy() )
    return true:
  if( get_more_cta_left() )
    return true;
  return false;
```

After the loop finishes the simulation results are updated and printed out (highlighted in yellow) if any cycle(s) have been simulated. So the major work is done in the loop by *g\_stream\_manager-* > operation(&sim\_cycles); and <code>g\_the\_gpu->cycle()</code>;. Now let's dive into these two statements for further analyses.

# **Part 4.1 Launch Stream Operations**

In this subsection the statement *g\_stream\_manager->operation(&sim\_cycles);* is analyzed in depth. To ease our code study, we first list the surface level code where this statement gets into:

```
void stream_manager::operation( bool * sim)
{
    pthread_mutex_lock(&m_lock);
    bool check=check_finished_kernel();
    if(check) m_gpu->print_stats();
    stream_operation op =front();
    op.do_operation( m_gpu );
    pthread_mutex_unlock(&m_lock);
}
```

To gain a good understanding of what the above code does let's first take some time to get familiar with the structure of *stream\_manager*. As early in part 2 we learned that *g\_stream\_manager* (an object of *stream\_manager*) plays an important role in communicating information between *cudaLaunch()* and the actual simulation thread *gpgpu\_sim\_thread\_concurrent()*. It has the following interface:

```
class stream_manager {
public:
  stream_manager( gpgpu_sim *gpu, bool cuda_launch_blocking );
  bool register_finished_kernel(unsigned grid_uid );
  bool check_finished_kernel( );
  stream_operation front();
  void add stream( CUstream st *stream);
  void destroy_stream( CUstream_st *stream );
  bool concurrent_streams_empty();
  bool empty protected();
  bool empty();
  void print( FILE *fp);
  void push( stream operation op );
  void operation(bool * sim);
private:
  void print_impl( FILE *fp);
  bool m_cuda_launch_blocking;
  gpgpu_sim *m_gpu;
  std::list<CUstream_st *> m_streams;
  std::map<unsigned,CUstream_st *> m_grid_id_to_stream;
  CUstream_st m_stream_zero;
  bool m_service_stream_zero;
  pthread_mutex_t m_lock;
};
```

From the above definition we can see *stream\_manager* primarily contains a list of CUstream\_st (m\_streams), a pointer (m\_gpu) to the simulation instance (gpgpu\_sim), and some flags such as if the cuda launch is blocking or not. The *CUstream\_st* is a struct that contains a list of stream\_operation objects (*std::list<stream\_operation> m\_operations;*) and a few methods to manipulate the stream\_operation objects in the list. These methods include *bool empty()* (check if

the operation list is empty), bool busy() (check if the there is an operating is in process), void synchronize() ( wait in a loop until all the operations are done in the list, i.e., the list is empty); void push( const stream\_operation &op); and other trivial operations such as getting the next stream operation(next()), getting the front stream operation (front()) and a printing method (print()). The class stream\_operation has the following definition:

```
class stream_operation {
public:
  bool is_kernel() const { return m_type == stream_kernel_launch; }
  bool is_mem() const {
    return m_type == stream_memcpy_host_to_device ||
         m_type == stream_memcpy_device_to_host ||
         m_type == stream_memcpy_host_to_device;
  bool is_noop() const { return m_type == stream_no_op; }
  bool is_done() const { return m_done; }
  kernel_info_t *get_kernel() { return m_kernel; }
  void do_operation( gpgpu_sim *gpu );
  void print( FILE *fp ) const;
  struct CUstream st *get stream() { return m stream; }
  void set_stream( CUstream_st *stream ) { m_stream = stream; }
  struct CUstream_st *m_stream;
  bool m_done;
  stream_operation_type m_type;
           m_device_address_dst;
  size t
  size t
           m_device_address_src;
          *m_host_address_dst;
  const void *m_host_address_src;
  size_t
          m_cnt;
  const char *m symbol;
  size_t m_offset;
  bool m_sim_mode;
  kernel_info_t *m_kernel;
  class CUevent_st *m_event;
};
Thus, stream operation essentially keeps track of different types of cuda operations such as kernel
launch, memory copy, etc. See the following stream operation type definition:
enum stream_operation_type {
  stream_no_op,
  stream_memcpy_host_to_device,
  stream_memcpy_device_to_host,
  stream_memcpy_device_to_device,
  stream memcpy to symbol,
  stream_memcpy_from_symbol,
  stream_kernel_launch,
  stream_event
If it is a kernel launch, stream_operation stores the kernel information in its kernel_info_t
*m_kernel; member.
At this point we should be familiar with the necessary structures and definitions for further code study.
Now let's get back to the function stream_manager::operation( bool * sim) at the beginning of part
4.1. The first three statements just check if there is a finished kernel and print its statistics if any.
Next the first stream operation op is popped out from the list using (stream_operation op =front();)
and then the statement op.do_operation( m_gpu ); is executed. The code structure of
is like this:
void stream_operation::do_operation( gpgpu_sim *gpu )
  if( is_noop() )
    return:
  case stream_memcpy_host_to_device:
break:
  case stream_memcpy_device_to_host:
    if(g_debug_execution >= 3)
       printf("memcpy device-to-host\n");
    gpu->memcpy_from_gpu(m_host_address_dst,m_device_address_src,m_cnt);
```

```
m_stream->record_next_done();
  break;
case stream kernel launch:
  if( gpu->can_start_kernel() ) {
     printf("kernel \'%s\' transfer to GPU hardware scheduler\n", m_kernel->name().c_str() );
     if( m sim mode )
       gpgpu_cuda_ptx_sim_main_func( *m_kernel );
     else
       gpu->launch( m_kernel );
  break:
case stream_event: {
  printf("event update\n");
  time_t wallclock = time((time_t *)NULL);
  m_event->update( gpu_tot_sim_cycle, wallclock );
  m_stream->record_next_done();
  break;
default:
  abort();
m_done=true:
fflush(stdout);
```

It is obvious the above function (*stream\_operation::do\_operation*) contains a big switch case statement and gets to different branches based on the type of the stream operation. Since we mainly concern about the kernel launch thus we focus on analyzing the code in yellow background. Based on what mode (performance simulation mode or purely functional simulation mode.) is chosen, these are two paths. Function simulation runs faster but does not collect performance statistics.

The first path (gpgpu\_cuda\_ptx\_sim\_main\_func( \*m\_kernel );) is executed when the running mode is functional simulation. gpgpu\_cuda\_ptx\_sim\_main\_func( \*m\_kernel ) is defined in cuda-sim.cc:
//we excute the kernel one CTA (Block) at the time, as synchronization functions work block wise while(!kernel.no\_more\_ctas\_to\_run()){
 functionalCoreSim cta(&kernel, g\_the\_gpu, g\_the\_gpu->getShaderCoreConfig()->warp\_size);
 cta.execute();
}

About the functional simulation we can refer to the official document: Pure functional simulation (bypassing performance simulation) is implemented in files cuda-sim{.h,.cc}, in function gpgpu\_cuda\_ptx\_sim\_main\_func(...) and using the functionalCoreSim class. The functionalCoreSim class is inherited from the core\_t abstract class, which contains many of the functional simulation data structures and procedures that are used by the pure functional simulation as well as performance simulation.

We focus on tracing the code for performance simulation.

The second path(gpu->launch( m\_kernel )), which is executed when performance simulation is chosen, put the kernel\_info\_t \*m\_kernel member of this stream\_operation object into a "null" or "done" element in the running kernel vector (std::vector<kernel\_info\_t\*> m\_running\_kernels;) member in the gpgpu\_sim instance. Note that this operations is important since there are lots of further simulation behaviors depending the running kernel vector. Most importantly at this point, putting something in the running kernel vector will result in a TRUE return value upon the bool gpgpu\_sim::active() function invocation since bool gpgpu\_sim::active() (source code listed between part 4 and part 4.1) calls get\_more\_cta\_left(), which has the following definition:

```
bool gpgpu_sim::get_more_cta_left() const
{
    if (m_config.gpu_max_cta_opt != 0) {
        if (m_total_cta_launched >= m_config.gpu_max_cta_opt )
            return false;
    }
    for(unsigned n=0; n < m_running_kernels.size(); n++ ) {
        if (m_running_kernels[n] && !m_running_kernels[n]->no_more_ctas_to_run() )
            return true;
    }
    return false;
}
```

Thus, in the loop with the green background in the <code>void \*gpgpu\_sim\_thread\_concurrent(void\*)</code> code listed at the beginning of part 4, <code>g\_the\_gpu->cycle()</code>; will be executed for performance simulation after <code>g\_stream\_manager->operation(&sim\_cycles)</code>; in which <code>gpu->launch(m\_kernel)</code> is executed when performance simulated mode is selected. In the next subsection (part 4.2), we will discuss how a cycle is simulated for performance simulation.

# Part 4.2 Simulating One Cycle in Performance Simulation

From the previous discussion we know *g\_the\_gpu->cycle()* is executed when performance simulation is selected as the running mode for GPGPU-SIM. As we have done in Part 4.1, we first list the code for the statement *g\_the\_gpu->cycle()*;here for further discussion (a little bit long):

```
void gpgpu_sim::cycle()
 int clock mask = next clock domain();
 if (clock mask & CORE) {
    // shader core loading (pop from ICNT into core) follows CORE clock
   for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++)
     m cluster[i]->icnt cycle();
  if (clock_mask & ICNT) {
    // pop from memory controller to interconnect
    for (unsigned i=0;i<m_memory_config->m_n_mem;i++) {
       mem_fetch* mf = m_memory_partition_unit[i]->top();
          unsigned response_size = mf->get_is_write()?mf->get_ctrl_size():mf->size();
         if ( ::icnt_has_buffer( m_shader_config->mem2device(i), response_size ) ) {
            if (!mf->get is write())
              mf->set_return_timestamp(gpu_sim_cycle+gpu_tot_sim_cycle);
            mf->set status(IN ICNT TO SHADER,gpu sim cycle+gpu tot sim cycle);
            ::icnt_push( m_shader_config->mem2device(i), mf->get_tpc(), mf, response_size );
            m_memory_partition_unit[i]->pop();
         } else {
            gpu_stall_icnt2sh++;
       } else {
         m_memory_partition_unit[i]->pop();
 if (clock_mask & DRAM) {
   for (unsigned i=0;i<m_memory_config->m_n_mem;i++)
     m memory partition unit[i]->dram cycle(); // Issue the dram command (scheduler + delay
model)
 // L2 operations follow L2 clock domain
 if (clock mask & L2) {
   for (unsigned i=0;i<m_memory_config->m_n_mem;i++) {
      //move memory request from interconnect into memory partition (if not backed up)
      //Note:This needs to be called in DRAM clock domain if there is no L2 cache in the system
      if ( m_memory_partition_unit[i]->full() ) {
        gpu_stall_dramfull++;
      } else {
        mem_fetch* mf = (mem_fetch*) icnt_pop( m_shader_config->mem2device(i) );
        m_memory_partition_unit[i]->push( mf, gpu_sim_cycle + gpu_tot_sim_cycle );
      m_memory_partition_unit[i]->cache_cycle(gpu_sim_cycle+gpu_tot_sim_cycle);
 if (clock mask & ICNT) {
   icnt_transfer(); //function pointer to advance_interconnect() defined in interconnect_interface.cc
 if (clock_mask & CORE) {
   // L1 cache + shader core pipeline stages
   for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++) {
     if (m_cluster[i]->get_not_completed() || get_more_cta_left() ) {
         m_cluster[i]->core_cycle();
   if( g_single_step && ((gpu_sim_cycle+gpu_tot_sim_cycle) >= g_single_step) ) {
      asm("int $03");
   gpu_sim_cycle++;
   if( g_interactive_debugger_enabled )
     gpgpu_debug();
   issue_block2core();
```

```
// Flush the caches once all of threads are completed.
   if (m_config.gpgpu_flush_cache) {
     int all_threads_complete = 1;
     for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++) {
       if (m_cluster[i]->get_not_completed() == 0)
        m cluster[i]->cache flush():
       else
        all_threads_complete = 0;
     if (all_threads_complete && !m_memory_config->m_L2_config.disabled() ) {
       printf("Flushed L2 caches...\n");
       if (m_memory_config->m_L2_config.get_num_lines()) {
        int dlc = 0:
        for (unsigned i=0;i<m_memory_config->m_n_mem;i++) {
          dlc = m_memory_partition_unit[i]->flushL2();
          assert (dlc == 0); // need to model actual writes to DRAM here
          printf("Dirty lines flushed from L2 %d is %d\n", i, dlc );
  }
   if (!(gpu sim cycle % m config.gpu stat sample freq)) {
     time_t days, hrs, minutes, sec;
     time t curr time;
     time(&curr_time);
     unsigned long long elapsed_time = MAX(curr_time - g_simulation_starttime, 1);
     days = elapsed_time/(360\overline{0}*24);
     hrs = elapsed_time/3600 - 24*days;
     minutes = elapsed_time/60 - 60*(hrs + 24*days);
     sec = elapsed time - 60*(minutes + 60*(hrs + 24*days));
     printf("GPGPU-Sim uArch: cycles simulated: %lld_inst.: %lld (ipc=%4.1f) sim_rate=%u
(inst/sec) elapsed = %u:%u:%02u:%02u / %s",
         gpu tot sim cycle + gpu sim cycle, gpu tot sim insn + gpu sim insn,
         (double)gpu_sim_insn/(double)gpu_sim_cycle,
         (unsigned)((gpu_tot_sim_insn+gpu_sim_insn) / elapsed_time),
         (unsigned)days,(unsigned)hrs,(unsigned)minutes,(unsigned)sec,
         ctime(&curr_time));
     fflush(stdout);
     visualizer_printstat();
     m_memory_stats->memlatstat_lat_pw();
     if (m_config.gpgpu_runtime_stat && (m_config.gpu_runtime_stat_flag != 0) ) {
       if (m_config.gpu_runtime_stat_flag & GPU_RSTAT_BW_STAT) {
         for (unsigned i=0;i<m_memory_config->m_n_mem;i++)
          m_memory_partition_unit[i]->print_stat(stdout);
        printf("maxmrqlatency = %d \n", m_memory_stats->max_mrq_latency);
        printf("maxmflatency = %d \n", m_memory_stats->max_mf_latency);
       if (m_config.gpu_runtime_stat_flag & GPU_RSTAT_SHD_INFO)
         shader print runtime stat( stdout );
       if (m_config.gpu_runtime_stat_flag & GPU_RSTAT_L1MISS)
        shader_print_l1_miss_stat( stdout );
   }
   if (!(gpu_sim_cycle % 20000)) {
     // deadlock detection
     if (m config.gpu deadlock detect && gpu sim insn == last gpu sim insn) {
       gpu_deadlock = true;
     } else {
       last_gpu_sim_insn = gpu_sim_insn;
   try_snap_shot(gpu_sim_cycle);
   spill_log_to_file (stdout, 0, gpu_sim_cycle);
```

It would be helpful to first take a look at how the GPGPU-SIM document describes the SIMT cluster, SIMT core, caches and memory class model before tracing into the source code:

#### 4.4.1.1 SIMT Core Cluster Class

The <u>SIMT core clusters</u> are modelled by the simt\_core\_cluster class. This class contains an array of SIMT core objects in m\_core. The simt\_core\_cluster::core\_cycle() method simply cycles each of the SIMT cores in order. The simt\_core\_cluster::icnt\_cycle() method pushes memory requests into the SIMT Core Cluster's *response FIFO* from the interconnection network. It also pops the requests from the FIFO and sends them to the appropriate core's instruction cache or LDST unit. The simt\_core\_cluster::icnt\_inject\_request\_packet(...) method provides the SIMT cores with an interface to inject packets into the network.

#### 4.4.1.2 SIMT Core Class

The <u>SIMT core</u> microarchitecture shown in Figure <u>5</u> is implemented with the class shader\_core\_ctx in shader.h/cc. Derived from class core\_t (the abstract functional class for a core), this class combines all the different objects that implements various parts of the SIMT core microarchitecture model:

- A collection of shd\_warp\_t objects which models the simulation state of each warp in the core
- A SIMT stack, simt\_stack object, for each warp to handle branch divergence.
- A set of scheduler\_unit objects, each responsible for selecting one or more instructions from its set of warps and issuing those instructions for execution.
- · A Scoreboard object for detecting data hazard.
- An opndcoll rfu t object, which models an operand collector.
- A set of simd\_function\_unit objects, which implements the SP unit and the SFU unit (the ALU pipelines).
- A ldst\_unit object, which implements the memory pipeline.
- A shader\_memory\_interface which connects the SIMT core to the corresponding SIMT core cluster. Each memory request goes through this interface to be serviced by one of the memory partitions.

Every core cycle, shader\_core\_ctx::cycle() is called to simulate one cycle at the SIMT core. This function calls a set of member functions that simulate the core's pipeline stages in reverse order to model the pipelining effect:

- fetch()
- decode()
- issue()
- read\_operand()
- execute()
- writeback()

The various pipeline stages are connected via a set of pipeline registers which are pointers to warp\_inst\_t objects (with the exception of Fetch and Decode, which connects via a ifetch\_buffer\_t object).

Each shader\_core\_ctx object refers to a common shader\_core\_config object when accessing configuration options specific to the SIMT core. All shader\_core\_ctx objects also link to a common instance of a shader\_core\_stats object which keeps track of a set of performance measurements for all the SIMT cores.

#### 4.4.1.2.1 Fetch and Decode Software Model

This section describes the software modelling Fetch and Decode.

The I-Buffer shown in Figure 3 is implemented as an array of shd\_warp\_t objects inside shader\_core\_ctx. Each shd\_warp\_t has a set m\_ibuffer of I-Buffer entries (ibuffer\_entry) holding a configurable number of instructions (the maximum allowable instructions to fetch in one cycle). Also, shd\_warp\_t has flags that are used by the schedulers to determine the eligibility of the warp for issue. The decoded instructions stored in an ibuffer\_entry as a pointer to a warp\_inst\_t object. The warp\_inst\_t holds information about the type of the operation of this instruction and the operands used.

Also, in the fetch stage, the shader\_core\_ctx::m\_inst\_fetch\_buffer variable acts as a pipeline register between the fetch (instruction cache access) and the decode stage.

If the decode stage is not stalled (i.e. shader\_core\_ctx::m\_inst\_fetch\_buffer is free of valid instructions), the fetch unit works. The outer for loop implements the round robin scheduler, the last scheduled warp id is stored in m\_last\_warp\_fetched. The first if-statement checks if the warp has finished execution, while inside the second if-statement, the actual fetch from the instruction cache, in case of hit or the memory access generation, in case of miss are done. The second if-statement mainly checks if there are no valid instructions already stored in the entry that corresponds the currently checked warp.

The decode stage simply checks the shader\_core\_ctx::m\_inst\_fetch\_buffer and start to store the decoded instructions (current configuration decode up to two instructions per cycle) in the instruction buffer entry (m\_ibuffer, an object of shd\_warp\_t::ibuffer\_entry) that corresponds to the warp in the shader core ctx::m inst fetch buffer.

#### 4.4.1.2.2 Schedule and Issue Software Model

Within each core, there are a configurable number of scheduler units. The function shader\_core\_ctx::issue() iterates over these units where each one of them executes scheduler\_unit::cycle(), where a round robin algorithm is applied on the warps. In the scheduler\_unit::cycle(), the instruction is issued to its suitable execution pipeline using the function shader\_core\_ctx::issue\_warp(). Within this function, instructions are functionally executed by calling shader\_core\_ctx::func\_exec\_inst() and the SIMT stack (m\_simt\_stack[warp\_id]) is updated by calling simt\_stack::update(). Also, in this function, the warps are held/released due to barriers by shd\_warp\_t:set\_membar() and barrier\_set\_t::warp\_reaches\_barrier. On the other hand, registers are reserved by Scoreboard::reserveRegisters() to be used later by the scoreboard algorithm. The scheduler\_unit::m\_sp\_out, scheduler\_unit::m\_stu\_out, scheduler\_unit::m\_mem\_out points to the first pipeline register between the issue stage and the execution stage of SP, SFU and Mem pipline receptively. That is why they are checked before issuing any instruction to its corresponding pipeline using shader\_core\_ctx::issue\_warp().

#### 4.4.1.2.3 SIMT Stack Software Model

For each scheduler unit there is an array of SIMT stacks. Each SIMT stack corresponds to one warp. In the scheduler\_unit::cycle(), the top of the stack entry for the SIMT stack of the scheduled warp determines the issued instruction. The program counter of the top of the stack entry is normally consistent with the program counter of the next instruction in the I-Buffer that corresponds to the scheduled warp (Refer to SIMT Stack). Otherwise, in case of control hazard, they will not be matched and the instructions within the I-Buffer are flushed.

The implementation of the SIMT stack is in the simt\_stack class in shader.h. The SIMT stack is updated after each issue using this function simt\_stack::update(...). This function implements the algorithm required at divergence and reconvergence points. Functional execution (refer to <a href="InstructionExecution">Instruction Execution</a>) is performed at the issue stage before updating the SIMT stack. This allows the issue stage to have information of the next pc of each thread, hence, to update the SIMT stack as required.

#### 4.4.1.2.4 Scoreboard Software Model

The scoreboard unit is instantiated in shader\_core\_ctx as a member object, and passed to scheduler\_unit via reference (pointer). It stores both shader core id and a register table index by the warp ids. This register table stores the number of registers reserved by each warp. The functions Scoreboard::reserveRegisters(...), Scoreboard::releaseRegisters(...) and Scoreboard::checkCollision(...) are used to reserve registers, release register and to check for collision before issuing a warp respectively.

#### 4.4.1.2.5 Operand Collector Software Model

The operand collector is modeled as one stage in the main pipeline executed by the function shader\_core\_ctx::cycle(). This stage is represented by the shader\_core\_ctx::read\_operands() function. Refer to ALU Pipeline for more details about the interfaces of the operand collector. The class opndcoll\_rfu\_t models the operand collector based register file unit. It contains classes that abstracts the collector unit sets, the arbiter and the dispatch units.

The opndcoll\_rfu\_t::allocate\_cu(...) is responsible to allocate warp\_inst\_t to a free operand collector unit within its assigned sets of operand collectors. Also it adds a read requests for all source operands in their corresponding bank queues in the arbitrator.

However, opndcoll\_rfu\_t::allocate\_reads(...) processes read requests that do not have conflicts, in other words, the read requests that are in different register banks and do not go to the same operand collector are popped from the arbitrator queues. This accounts for write request priority over read requests.

The function opndcoll\_rfu\_t::dispatch\_ready\_cu() dispatches the operand registers of ready operand collectors (with all operands are collected) to the execute stage.

The function opndcoll\_rfu\_t::writeback( const warp\_inst\_t &inst ) is called at the write back stage of the memory pipeline. It is responsible to the allocation of writes.

This summarizes the highlights of the main functions used to model the operand collector, however, more details are in the implementations of the opndcoll\_rfu\_t class in both shader.cc and shader.h.

## 4.4.1.2.6 ALU Pipeline Software Model

The timing model of SP unit and SFU unit are mostly implemented in the pipelined\_simd\_unit class defined in shader.h. The specific classes modelling the units (sp\_unit and sfu class) are derived from this class with overridden can\_issue() member function to specify the types of instruction executable by the unit.

The SP unit is connected to the operation collector unit via the OC\_EX\_SP pipeline register; the SFU unit is connected to the operand collector unit via the OC\_EX\_SFU pipeline register. Both units shares a common writeback stage via the WB\_EX pipeline register. To prevent two units from stalling

for writeback stage conflict, each instruction going into either unit has to allocate a slot in the result bus (m\_result\_bus) before it is issued into the destined unit (see shader\_core\_ctx::execute()). The following figure provides an overview to how pipelined\_simd\_unit models the throughput and latency for different types of instruction.



Figure 12: Software Design of Pipelined SIMD Unit

In each pipelined\_simd\_unit, the issue(warp\_inst\_t\*&) member function moves the contents of the given pipeline registers into m\_dispatch\_reg. The instruction then waits atm\_dispatch\_reg for initiation\_interval cycles. In the meantime, no other instruction can be issued into this unit, so this wait models the throughput of the instruction. After the wait, the instruction is dispatched to the internal pipeline registers m\_pipeline\_reg for latency modelling. The dispatching position is determined so that time spent in m\_dispatch\_reg are accounted towards the latency as well. Every cycle, the instructions will advances through the pipeline registers and eventually into m\_result\_port, which is the shared pipeline register leading to the common writeback stage for both SP and SFU units.

The throughput and latency of each type of instruction are specified at ptx\_instruction::set\_opcode\_and\_latency() in cuda-sim.cc. This function is called during predecode

#### 4.4.1.2.7 Memory Stage Software Model

The ldst\_unit class inside shader.cc implements the memory stage of the shader pipeline. The class instantiates and operates on all the in-shader memories: texture (m\_L1T), constant (m\_L1C) and data (m\_L1D). ldst\_unit::cycle() implements the guts of the unit's operation and is pumped m\_config->mem\_warp\_parts times pre core cycle. This is so fully coalesced memory accesses can be processed in one shader cycle. ldst\_unit::cycle() processes the memory responses from the interconnect (stored in m\_response\_fifo), filling the caches and marking stores as complete. The function also cycles the caches so they can send their requests for missed data to the interconnect.

Cache accesses to each type of L1 memory are done in shared\_cycle(), constant\_cycle(), texture\_cycle() and memory\_cycle() respectively. memory\_cycle is used to access the L1 data cache. Each of these functions then calls process\_memory\_access\_queue() which is a universal function that pulls an access off the instructions internal access queue and sends this request to the cache. If this access cannot be processed in this cycle (i.e. it neither misses nor hits in the cache which can happen when various system queues are full or when all the lines in a particular way have been reserved and are not yet filled) then the access is attempted again next cycle. It is worth noting that not all instructions reach the writeback stage of the unit. All store instructions and load instructions where all requested cache blocks hit exit the pipeline in the cycle function. This is because they do not have to wait for a response from the interconnect and can by-pass the writeback logic that book-keeps the cache lines requested by the instruction and those that have been returned.

#### 4.4.1.2.8 Cache Software Model

gpu-cache.h implements all the caches used by the ldst\_unit. Both the constant cache and the data cache contain a member tag\_array object which implements the reservation and replacement logic. The probe() function checks for a block address without effecting the LRU position of the data in question, while access() is meant to model a look-up that effects the LRU position and is the function that generates the miss and access statistics. MSHR's are modeled with the mshr\_table class emulates a fully associative table with a finite number of merged requests. Requests are released from the MSHR through the next\_access() function.

The read\_only\_cache class is used for the constant cache and as the base-class for the data\_cache class. This hierarchy can be somewhat confusing because R/W data cache extends from theread\_only\_cache. The only reason for this is that they share much of the same functionality, with the exception of the access function which deals has to deal with writes in the data\_cache. The L2 cache is also implemented with the data\_cache class.

The tex\_cache class implements the texture cache outlined in the architectural description above. It does not use the tag\_array or mshr\_table since it's operation is significantly different from that of a conventional cache.

#### 4.4.1.2.9 Thread Block / CTA / Work Group Scheduling

The scheduling of Thread Blocks to SIMT cores occurs in

shader\_core\_ctx::issue\_block2core(...). The maximum number of thread blocks (or CTAs or Work Groups) that can be concurrently scheduled on a core is calculated by the function shader\_core\_config::max\_cta(...). This function determines the maximum number of thread blocks that can be concurrently assigned to a single SIMT core based on the number of threads per thread block specified by the program, the per-thread register usage, the shared memory usage, and the configured limit on maximum number of thread blocks per core. Specifically, the number of thread blocks that could be assigned to a SIMT core if each of the above criteria was the limiting factor is computed. The minimum of these is the maximum number of thread blocks that can be assigned to the SIMT core.

In shader\_core\_ctx::issue\_block2core(...), the thread block size is first padded to be an exact multiple of the warp size. Then a range of free hardware thread ids is determined. The functional state for each thread is initialized by calling ptx\_sim\_init\_thread. The SIMT stacks and warp states are initialized by calling shader\_core\_ctx::init\_warps.

When each thread finishes, the SIMT core calls register\_cta\_thread\_exit(...) to update the active thread block's state. When all threads in a thread block have finished, the same function decreases the count of thread blocks active on the core, allowing more thread blocks to be scheduled in the next cycle. New thread blocks to be scheduled are selected from pending kernels.

Now you should have a high-level overview of the software class design for the SIMT core, caches and memories. The structure of the above <code>gpgpu\_sim::cycle()</code> function indicates the sequence of simulation operations in one cycle (marked in different colors) includes the shader core loading from NoC, pushing memory requests to NoC, advancing DRAM cycle, moving memory requests from NoC to memory partition /L2 operation, shader core pipeline/L1 operation, thread block scheduling and flushing caches (only be done upon kernel completion). Now we study these simulation operations in the following subsections.

# Part 4.2.1 Shader Core Loading (pop from NoC into core) & Response FIFO Simulation for SIMT Cluster (code in red)

At a high level, the code in the red background iterates over SIMT core (i.e., shader core) clusters (defined as class simt\_core\_cluster \*\*m\_cluster; in the gpgpu\_sim class) and advances a cycle by executing m\_cluster[i]->icnt\_cycle().

Since there are lots of relevant classes and structures related to this part of the simulation, it is necessary to get familiar with them before we introducing <code>m\_cluster[i]->icnt\_cycle()</code>. The following is a list of interfaces of important classes for understanding the simulation details analyzed in this subsection as well as the subsequent subsections. In particular, we list the interfaces for <code>simt\_core\_cluster</code>, <code>core\_t</code>, <code>shader\_core\_ctx</code>, <code>ldst\_unit</code>, <code>warp\_inst\_t</code>, <code>inst\_t</code>, <code>mem\_fetch</code>:

```
class simt_core_cluster {
public:
  simt_core_cluster( class gpgpu_sim *gpu,
              unsigned cluster id,
              const struct shader_core_config *config,
              const struct memory_config *mem_config,
              shader_core_stats *stats,
              memory_stats_t *mstats );
  void core_cycle();
  void icnt_cycle();
  void reinit();
  unsigned issue_block2core();
  void cache_flush();
  bool icnt_injection_buffer_full(unsigned size, bool write);
  void icnt_inject_request_packet(class mem_fetch *mf);
  // for perfect memory interface
  bool response queue full() {
    return ( m response fifo.size() >= m config->n simt ejection buffer size );
  void push response fifo(class mem fetch *mf) {
    m_response_fifo.push_back(mf);
  unsigned max_cta( const kernel_info_t &kernel );
  unsigned get_not_completed() const;
  void print_not_completed( FILE *fp ) const;
  unsigned get_n_active_cta() const;
  gpgpu_sim *get_gpu() { return m_gpu; }
  void display pipeline(unsigned sid, FILE *fout, int print mem, int mask);
  void print_cache_stats( FILE *fp, unsigned& dl1_accesses, unsigned& dl1_misses ) const;
```

```
private:
  unsigned m_cluster_id;
  gpgpu_sim *m_gpu;
  const shader_core_config *m_config;
  shader_core_stats *m_stats;
  memory_stats_t *m_memory_stats;
  shader core ctx **m core:
  unsigned m_cta_issue_next_core;
  std::list<unsigned> m_core_sim_order;
  std::list<mem_fetch*> m_response_fifo;
};
 * This abstract class used as a base for functional and performance and simulation, it has basic
functional simulation data structures and procedures.
class core_t {
  public:
     virtual ~core_t() {}
     virtual void warp_exit( unsigned warp_id ) = 0;
     virtual bool warp_waiting_at_barrier( unsigned warp_id ) const = 0;
     virtual void checkExecutionStatusAndUpdate(warp_inst_t &inst, unsigned t, unsigned tid)=0;
     class gpgpu_sim * get_gpu() {return m_gpu;}
     void execute_warp_inst_t(warp_inst_t &inst, unsigned warpSize, unsigned warpId =
(unsigned)-1);
     bool ptx_thread_done( unsigned hw_thread_id ) const ;
     void updateSIMTStack(unsigned warpId, unsigned warpSize, warp_inst_t * inst);
     void initilizeSIMTStack(unsigned warps, unsigned warpsSize);
     warp_inst_t getExecuteWarp(unsigned warpId);
     void get_pdom_stack_top_info( unsigned warpId, unsigned *pc, unsigned *rpc ) const;
     kernel_info_t * get_kernel_info(){ return m_kernel;}
  protected:
     class gpgpu_sim *m_gpu;
    kernel_info_t *m_kernel;
     simt stack **m simt stack; // pdom based reconvergence context for each warp
     class ptx thread info ** m thread;
};
class shader_core_ctx : public core_t {
public:
void cycle();
  void reinit(unsigned start_thread, unsigned end_thread, bool reset_not_completed );
  void issue_block2core( class kernel_info_t &kernel );
  void cache flush();
  void accept_fetch_response( mem_fetch *mf );
  void accept ldst unit response( class mem fetch * mf):
  void set kernel(kernel info t *k)
private:
  int test_res_bus(int latency);
  void init_warps(unsigned cta_id, unsigned start_thread, unsigned end_thread);
  virtual void checkExecutionStatusAndUpdate(warp_inst_t &inst, unsigned t, unsigned tid);
  address_type next_pc( int tid ) const;
  void fetch():
  void register_cta_thread_exit( unsigned cta_num );
  void decode();
  void issue():
  friend class scheduler_unit; //this is needed to use private issue warp.
  friend class TwoLevelScheduler;
  friend class LooseRoundRobbinScheduler;
  void issue_warp( register_set& warp, const warp_inst_t *pl, const active_mask_t &active_mask,
unsigned warp_id);
  void func exec inst( warp inst t &inst );
  void read_operands();
  void execute():
  void writeback();
// CTA scheduling / hardware thread allocation
  unsigned m_n_active_cta; // number of Cooperative Thread Arrays (blocks) currently running on
this shader.
  unsigned m_cta_status[MAX_CTA_PER_SHADER]; // CTAs status
```

```
unsigned m_not_completed; // number of threads to be completed (==0 when all thread on this
core completed)
  std::bitset<MAX_THREAD_PER_SM> m_active_threads;
  // thread contexts
                       *m threadState;
  thread ctx t
  // interconnect interface
  mem fetch interface *m icnt;
  shader_core_mem_fetch_allocator *m_mem_fetch_allocator;
  read_only_cache *m_L1I; // instruction cache
  int m_last_warp_fetched;
  // decode/dispatch
  std::vector<shd_warp_t> m_warp; // per warp information array
  barrier_set_t
                      m_barriers;
  ifetch_buffer_t
                      m_inst_fetch_buffer;
  std::vector<register_set> m_pipeline_reg;
  Scoreboard
                       *m_scoreboard;
                       m operand collector;
  opndcoll rfu t
  //schedule
  std::vector<scheduler_unit*> schedulers;
  unsigned m_num_function_units;
  std::vector<pipeline_stage_name_t> m_dispatch_port;
  std::vector<pipeline_stage_name_t> m_issue_port;
  std::vector<simd_function_unit*> m_fu; // stallable pipelines should be last in this array
  Idst unit *m Idst unit;
  static const unsigned MAX_ALU_LATENCY = 512;
  unsigned num_result_bus;
  std::vector< std::bitset<MAX ALU LATENCY>* > m result bus;
  // used for local address mapping with single kernel launch
  unsigned kernel_max_cta_per_shader;
  unsigned kernel padded threads per cta;
};
class ldst unit: public pipelined simd unit {
public:
  Idst_unit( mem_fetch_interface *icnt,
         shader_core_mem_fetch_allocator *mf_allocator,
         shader_core_ctx *core,
         opndcoll_rfu_t *operand_collector,
         Scoreboard *scoreboard,
         const shader_core_config *config,
         const memory_config *mem_config,
         class shader_core_stats *stats,
         unsigned sid, unsigned tpc );
  // modifiers
  virtual void issue( register_set &inst );
  virtual void cycle();
  void fill( mem fetch *mf );
  void flush();
  void writeback();
  // accessors
  virtual unsigned clock_multiplier() const;
  virtual bool can_issue( const warp_inst_t &inst ) const
.....//definition of can_issue()
  virtual bool stallable() const { return true; }
  bool response_buffer_full() const;
  void print(FILE *fout) const;
  void print_cache_stats( FILE *fp, unsigned& dl1_accesses, unsigned& dl1_misses );
private:
 bool shared_cycle();
 bool constant cycle();
 bool texture_cycle();
 bool memory_cycle();
 mem_stage_stall_type process_memory_access_queue( cache_t *cache, warp_inst_t &inst );
 const memory_config *m_memory_config;
 class mem_fetch_interface *m_icnt;
 shader_core_mem_fetch_allocator *m_mf_allocator;
 class shader_core_ctx *m_core;
 unsigned m_sid;
 unsigned m_tpc;
 tex_cache *m_L1T; // texture cache
 read_only_cache *m_L1C; // constant cache
 I1_cache *m_L1D; // data cache
```

```
std::map<unsigned/*warp_id*/, std::map<unsigned/*regnum*/,unsigned/*count*/>>
m_pending_writes;
 std::list<mem_fetch*> m_response_fifo;
 opndcoll_rfu_t *m_operand_collector;
 Scoreboard *m_scoreboard;
 mem_fetch *m_next_global;
 warp inst t m next wb:
 unsigned m writeback arb; // round-robin arbiter for writeback contention between L1T, L1C,
shared
 unsigned m_num_writeback_clients;
.....//debug, other information, etc.
};
class inst_t {
public:
  inst_t()
    m decoded=false:
    pc=(address type)-1;
    reconvergence_pc=(address_type)-1;
    op=NO_OP;
    memset(out, 0, sizeof(unsigned));
    memset(in, 0, sizeof(unsigned));
    is_vectorin=0;
    is_vectorout=0;
     space = memory_space_t();
     cache_op = CACHE_UNDEFINED;
    latency = 1;
    initiation interval = 1;
     for( unsigned i=0; i < MAX_REG_OPERANDS; i++ ) {
       arch_reg.src[i] = -1;
       arch_reg.dst[i] = -1;
    isize=0:
  bool valid() const { return m decoded; }
  bool is_load() const { return (op == LOAD_OP || memory_op == memory_load); }
  bool is_store() const { return (op == STORE_OP || memory_op == memory_store); }
                       // program counter address of instruction
  address_type pc;
  unsigned isize;
                      // size of instruction in bytes
  op_type op;
                     // opcode (uarch visible)
  _memory_op_t memory_op; // memory_op used by ptxplus
  address_type reconvergence_pc; // -1 => not a branch, -2 => use function return address
  unsigned out[4];
  unsigned in[4];
  unsigned char is vectorin;
  unsigned char is_vectorout;
  int pred; // predicate register number
  int ar1, ar2;
  // register number for bank conflict evaluation
  struct {
     int dst[MAX REG OPERANDS];
    int src[MAX_REG_OPERANDS];
  } arch reg;
  //int arch_reg[MAX_REG_OPERANDS]; // register number for bank conflict evaluation
  unsigned latency; // operation latency
  unsigned initiation interval;
  unsigned data_size; // what is the size of the word being operated on?
  memory_space_t space;
  cache_operator_type cache_op;
protected:
  bool m_decoded:
  virtual void pre_decode() {}
};
class warp_inst_t: public inst_t {
void issue( const active_mask_t &mask, unsigned warp_id, unsigned long long cycle )
void completed( unsigned long long cycle ) const;
void generate_mem_accesses();
  void memory coalescing arch 13(bool is write, mem access type access type);
  void memory_coalescing_arch_13_atomic( bool is_write, mem_access_type access_type );
```

```
void memory_coalescing_arch_13_reduce_and_send( bool is_write, mem_access_type
access_type, const transaction_info &info, new_addr_type addr, unsigned segment_size );
  void add_callback(unsigned lane_id,
              void (*function)(const class inst_t*, class ptx_thread_info*),
              const inst t *inst,
              class ptx_thread_info *thread )
  void set active (const active mask t &active );
  void clear_active( const active_mask_t &inactive );
  void set_not_active( unsigned lane_id );
  bool active( unsigned thread ) const { return m_warp_active_mask.test(thread); }
  unsigned active_count() const { return m_warp_active_mask.count(); }
  unsigned issued_count() const { assert(m_empty == false); return m_warp_issued_mask.count(); }
// for instruction counting
  bool empty() const { return m_empty; }
  unsigned warp_id() const
   bool isatomic() const { return m_isatomic; }
  unsigned warp_size() const { return m_config->warp_size; }
protected:
  unsigned m_uid;
  bool m empty;
  bool m_cache_hit;
  unsigned long long issue cycle;
  unsigned cycles; // used for implementing initiation interval delay
  bool m_isatomic;
  bool m_is_printf;
  unsigned m_warp_id;
  const core_config *m_config;
  active mask t m warp active mask; // dynamic active mask for timing model (after predication)
  active_mask_t m_warp_issued_mask; // active mask at issue (prior to predication test) -- for
instruction counting
    dram_callback_t callback;
    new_addr_type memreqaddr[MAX_ACCESSES_PER_INSN PER THREAD]; // effective
address, upto 8 different requests (to support 32B access in 8 chunks of 4B each)
  bool m_per_scalar_thread_valid;
  std::vector<per_thread_info> m_per_scalar_thread;
  bool m_mem_accesses_created;
  std::list<mem access t> m accessq;
  static unsigned sm_next_uid;
};
class mem_fetch {
public:
  mem fetch( const mem access t &access,
         const warp_inst_t *inst,
         unsigned ctrl size,
         unsigned wid,
         unsigned sid,
         unsigned tpc,
         const class memory_config *config );
  ~mem fetch().
  void set_status( enum mem_fetch_status status, unsigned long long cycle );
  void set_reply()
  void do atomic():
  const addrdec t &get tlx addr() const { return m raw addr; }
  unsigned get_data_size() const { return m_data_size; }
         set_data_size( unsigned size ) { m_data_size=size; }
  unsigned get_ctrl_size() const { return m_ctrl_size; }
  unsigned size() const { return m_data_size+m_ctrl_size; }
  new_addr_type get_addr() const { return m_access.get_addr(); }
  new_addr_type get_partition_addr() const { return m_partition_addr; }
        get_is_write() const { return m_access.is_write(); }
  unsigned get_request_uid() const { return m_request_uid; }
  unsigned get_sid() const { return m_sid; }
  unsigned get_tpc() const { return m_tpc; }
  unsigned get_wid() const { return m_wid; }
  bool istexture() const;
  bool isconst() const;
  enum mf_type get_type() const { return m_type; }
```

```
bool isatomic() const:
 void set_return_timestamp( unsigned t ) { m_timestamp2=t; }
 void set_icnt_receive_time( unsigned t ) { m_icnt_receive_time=t; }
 unsigned get_timestamp() const { return m_timestamp; }
 unsigned get_return_timestamp() const { return m_timestamp2; }
 unsigned get_icnt_receive_time() const { return m_icnt_receive_time; }
 enum mem_access_type get_access_type() const { return m_access.get_type(); }
 const active_mask_t& get_access_warp_mask() const { return m_access.get_warp_mask(); }
 mem access byte mask t get access byte mask() const { return m access get byte mask(); }
 address_type get_pc() const { return m_inst.empty()?-1:m_inst.pc; }
 const warp_inst_t &get_inst() { return m_inst; }
 enum mem_fetch_status get_status() const { return m_status; }
 const memory_config *get_mem_config(){return m_mem_config;}
 // request source information
 unsigned m_request_uid;
 unsigned m sid;
 unsigned m_tpc;
 unsigned m wid:
 // where is this request now?
 enum mem_fetch_status m_status;
 unsigned long long m_status_change;
 // request type, address, size, mask
 mem_access_t m_access;
 unsigned m_data_size; // how much data is being written
 unsigned m_ctrl_size; // how big would all this meta data be in hardware (does not necessarily
match actual size of mem_fetch)
 new_addr_type m_partition_addr; // linear physical address *within* dram partition (partition bank
select bits squeezed out)
 addrdec_t m_raw_addr; // raw physical address (i.e., decoded DRAM chip-row-bank-column
 enum mf_type m_type;
 // requesting instruction (put last so mem_fetch prints nicer in gdb)
 warp inst t m inst;
```

To summarize the above classes, <code>simt\_core\_cluster</code> models the <code>SIMT core clusters</code>. This class contains an array of SIMT core objects (the member <code>shader\_core\_ctx</code> \*\*m\_core in the <code>simt\_core\_cluster</code> class) modelled by the <code>shader\_core\_ctx</code> class. The <code>simt\_core\_cluster::core\_cycle()</code> method simply cycles each of the SIMT cores in order. The <code>simt\_core\_cluster::icnt\_cycle()</code> method pushes memory requests into the SIMT Core Cluster's response FIFO (the member <code>std::list<mem\_fetch\*> m\_response\_fifo</code> in the <code>simt\_core\_cluster</code> class) from the interconnection network. It also pops the requests from the FIFO and sends them to the appropriate core's instruction cache (the member <code>read\_only\_cache\*m\_L1</code> in the <code>shader\_core\_ctx</code> class) or LDST unit (the member <code>ldst\_unit\*\*m\_ldst\_unit\*</code>; in the <code>shader\_core\_ctx</code> class).

The shader\_core\_ctx class models the SIMT core. Other than the read\_only\_cache \*m\_L1 and ldst\_unit \*m\_ldst\_unit; members, the shader\_core\_ctx class also has other important components such as the registers for communication between two pipeline stages (e.g., the member std::vector<register\_set> m\_pipeline\_reg, also other register sets in schedulers), the scoreboard (the Scoreboard \*m\_scoreboard; member), the scheduler (the member std::vector<scheduler\_unit\*> schedulers;) and the operand collector (the member opndcoll\_rfu\_t m\_operand\_collector;). The shader\_core\_ctx class also provides important methods for advancing the shader pipeline simulation next\_pc(), fetch(),decode(),issue(), read\_operands(), execute() and writeback().

The *core\_t* class just provides an abstract base class for *shader\_core\_ctx* to inherit. *core\_t* contains basic information such as the kernel information (the member *kernel\_info\_t \*m\_kernel*), ptx thread information (the member *class ptx\_thread\_info \*\* m\_thread*), SIMT stack (the member *simt\_stack \*\*m\_simt\_stack*) and the current simulation instance (the member *gpgpu\_sim \*m\_gpu*).

The <code>ldst\_unit</code> class,a member in the <code>shader\_core\_ctx</code> class, contains various memory related components of a shader core including texture caches, constant caches, data caches. Both the <code>simt\_core\_cluster</code> and the <code>ldst\_unit</code> class (a shader core's load store unit) defines a member named <code>m\_response\_fifo</code>, which is actually a list of <code>mem\_fetch</code> pointers. The <code>mem\_fetch</code> class abstracts memory fetch operations with various relevant information such as the memory access type, source, destination, current status, fetched instruction (if it's an instruction access), etc. In particular, it has members <code>warp\_inst\_t m\_inst</code> and <code>mem\_access\_t m\_access</code>. The <code>mem\_access\_t</code> class just includes simple members related to a memory access such as the address, write or read, requested size, access type and active mask. The <code>warp\_inst\_t</code> class represents an instruction in a warp and comprises information such as the memory accesses incurred by the instruction (the member <code>std::list<mem\_access\_t> m\_accessq;</code>), active mask(<code>active\_mask\_t m\_warp\_active\_mask</code>), if atomic, cycle when it's issued, etc. In addition, The <code>warp\_inst\_t</code> class

assert(mf->get\_tpc() == m\_cluster\_id);

m\_response\_fifo.push\_back(mf);

inherits the class *inst\_t*, which defines basic instruction information such as the opcode (the member *op type op*), if load or store, register usage, latency (the member *unsigned latency*;), etc.

```
op_type op), if load or store, register usage, latency (the member unsigned latency;), etc.
After introducing simt_core_cluster, core_t, shader_core_ctx, ldst_unit, warp_inst_t, inst_t,
mem_fetch classes, now let's get back to the interconnect (or NoC, icnt for short) entry function of the
shader core class (i.e., icnt_cycle()) to see how a shader core loads instruction and data access
requests from the NoC.
This call (icnt_cycle()) is defined in gpgpu-sim\v3.x\src\gpgpu-sim\shader.cc and the full code is as
follows:
void simt_core_cluster::icnt_cycle()
{
  if( !m_response_fifo.empty() ) {
     mem_fetch *mf = m_response_fifo.front();
     unsigned cid = m_config->sid_to_cid(mf->get_sid());
     if( mf->get_access_type() == INST_ACC_R ) {
        // instruction fetch response
       if( !m_core[cid]->fetch_unit_response_buffer_full() ) {
          m response fifo.pop front();
          m_core[cid]->accept_fetch_response(mf);
     } else {
       // data response
       if( !m_core[cid]->ldst_unit_response_buffer_full() ) {
          m response fifo.pop front();
          m_memory_stats->memlatstat_read_done(mf);
          m_core[cid]->accept_ldst_unit_response(mf);
    }
  if( m_response_fifo.size() < m_config->n_simt_ejection_buffer_size ) {
     mem_fetch *mf = (mem_fetch*) ::icnt_pop(m_cluster_id);
       return;
```

From the above code we can see that if <code>simt\_core\_cluster.m\_response\_fifo</code> is not empty, <code>mem\_fetch\*mf</code> is retrieved from the front of the <code>m\_response\_fifo</code> and <code>mf</code>'s type is checked. If it's an instruction access execute <code>m\_core[cid]->accept\_fetch\_response(mf);</code>, otherwise do <code>m\_core[cid]->accept\_ldst\_unit\_response(mf)</code>.

mf->set\_status(IN\_CLUSTER\_TO\_SHADER\_QUEUE,gpu\_sim\_cycle+gpu\_tot\_sim\_cycle); //m\_memory\_stats->memlatstat\_read\_done(mf,m\_shader\_config->max\_warps\_per\_shader);

```
The accept_fetch_response() and accept_ldst_unit_response() functions fill the shader's L1 instruction cache and ldst unit based on the mem_fetch *mf ,respectively: void shader_core_ctx::accept_fetch_response( mem_fetch *mf ) {
    mf->set_status(IN_SHADER_FETCHED,gpu_sim_cycle+gpu_tot_sim_cycle);
    m_L1I->fill(mf,gpu_sim_cycle+gpu_tot_sim_cycle);
} void shader_core_ctx::accept_ldst_unit_response(mem_fetch * mf) {
    m_ldst_unit->fill(mf);
```

assert(mf->get type() == READ REPLY || mf->get type() == WRITE ACK);

# Part 4.2.2 Popping from Memory Controller to NoC (code in orange)

```
m_memory_partition_unit[i]->pop();
The above code is almost self explainable with its comments except that the
m memory partition unit needs some extra study. m memory partition unit is a member of the
gpgpu sim class:
class memory_partition_unit **m_memory_partition_unit;
The memory_partition_unit class is defined as follows:
class memory_partition_unit
public:
 memory_partition_unit( unsigned partition_id, const struct memory_config *config, class
memory_stats_t *stats );
 ~memory_partition_unit();
 bool busy() const;
 void cache_cycle( unsigned cycle );
 void dram_cycle();
 bool full() const;
 void push( class mem_fetch* mf, unsigned long long clock_cycle );
 class mem_fetch* pop();
 class mem_fetch* top();
 void set_done( mem_fetch *mf );
 unsigned flushL2();
private:
// data
 unsigned m_id;
 const struct memory_config *m_config;
 class dram_t *m_dram;
 class I2_cache *m_L2cache;
 class L2interface *m L2interface:
 partition mf allocator *m mf allocator;
 // model delay of ROP units with a fixed latency
 struct rop delay t
 {
       unsigned long long ready_cycle;
       class mem_fetch* req;
 std::queue<rop_delay_t> m_rop;
 // model DRAM access scheduler latency (fixed latency between L2 and DRAM)
 struct dram_delay_t
   unsigned long long ready_cycle;
   class mem_fetch* req;
 std::queue<dram_delay_t> m_dram_latency_queue;
 // these are various FIFOs between units within a memory partition
 fifo pipeline<mem fetch> *m icnt L2 queue;
 fifo_pipeline<mem_fetch> *m_L2_dram_queue;
 fifo pipeline<mem fetch> *m dram L2 queue;
 fifo pipeline<mem fetch> *m L2 icnt queue; // L2 cache hit response queue
 class mem_fetch *L2dramout;
 unsigned long long int wb_addr;
 class memory_stats_t *m_stats;
 std::set<mem_fetch*> m_request_tracker;
 friend class L2interface;
```

To gain a high-level overview of the memory partition I refer to the document:

## 4.4.1.5 Memory Partition

The Memory Partition is modelled by the memory\_partition\_unit class defined inside I2cache.h and I2cache.cc. These files also define an extended version of themem\_fetch\_allocator, partition\_mf\_allocator, for generation of mem\_fetch objects (memory requests) by the Memory Partition and L2 cache. From the sub-components described in the Memory Partition micro-architecture model section, the member object of type data\_cache models the L2 cache and type dram\_t the off-chip DRAM channel. The various queues are modelled using the fifo\_pipeline class. The minimum latency ROP queue is modelled as a queue of rop\_delay\_t structs. The rop\_delay\_t structs store the minimum time at which each memory request can exit the ROP queue (push time + constant ROP delay). The

m\_request\_tracket object tracks all in-flight requests not fully serviced yet by the Memory Partition to determine if the Memory Partition is currently active.

The Atomic Operation Unit does not have have an associated class. This component is modelled simply by functionally executing the atomic operations of memory requests leaving the *L2->icnt queue*. The next section presents further details.

#### 4.4.1.5.1 Memory Partition Connections and Traffic Flow

The gpgpu\_sim∷cycle() method clock all the architectural components in GPGPU-Sim, including the Memory Partition's queues, DRAM channel and L2 cache bank.

The code segment

```
::icnt_push( m_shader_config->mem2device(i), mf->get_tpc(), mf, response_size ); m memory_partition_unit[i]->pop();
```

injects memory requests into the interconnect from the Memory Partition's *L2->icnt* queue. The call to memory\_partition\_unit::pop() functionally executes atomic instructions. The request tracker also discards the entry for that memory request here indicating that the Memory Partition is done servicing this request.

The call to memory\_partition\_unit::dram\_cycle() moves memory requests from *L2->dram* queue to the DRAM channel, DRAM channel to *dram->L2* queue, and cycles the off-chip GDDR3 DRAM memory.

The call to memory\_partition\_unit::push() ejects packets from the interconnection network and passes them to the Memory Partition. The request tracker is notified of the request. Texture accesses are pushed directly into the *icnt->L2* queue, while non-texture accesses are pushed into the minimum latency *ROP* queue. Note that the push operations into both the *icnt->L2* and *ROP* queues are throttled by the size of *icnt->L2* queue as defined in the memory\_partition\_unit::full() method. The call to memory\_partition\_unit::cache\_cycle() clocks the L2 cache bank and moves requests into or out of the L2 cache. The next section describes the internals ofmemory\_partition\_unit::cache\_cycle().

## Part 4.2.3 One Cycle in DRAM (code in yellow)

The relevant code in this part is:

```
if (clock_mask & DRAM) {
   for (unsigned i=0;i<m_memory_config->m_n_mem;i++)
       m_memory_partition_unit[i]->dram_cycle(); // Issue the dram command (scheduler + delay model)
   }
```

The above code simply invokes *m\_memory\_partition\_unit[i]->dram\_cycle()*, which has the following definition:

```
void memory_partition_unit::dram_cycle()
  // pop completed memory request from dram and push it to dram-to-L2 queue
  if ( !m_dram_L2_queue->full() ) {
    mem_fetch* mf = m_dram->pop();
      if( mf->get_access_type() == L1_WRBK_ACC ) {
         m_request_tracker.erase(mf);
         delete mf;
      } else {
        m_dram_L2_queue->push(mf);
>set_status(IN_PARTITION_DRAM_TO_L2_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
  m_dram->cycle();
  m_dram->dram_log(SAMPLELOG);
  if(!m_dram->full() && !m_L2_dram_queue->empty() ) {
    // L2->DRAM queue to DRAM latency queue
    mem_fetch *mf = m_L2_dram_queue->pop();
    dram_delay_t d;
    d.reg = mf;
    d.ready_cycle = gpu_sim_cycle+gpu_tot_sim_cycle + m_config->dram_latency;
    m_dram_latency_queue.push(d);
    mf-
>set_status(IN_PARTITION_DRAM_LATENCY_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
```

```
// DRAM latency queue
  if(!m_dram_latency_queue.empty() && ( (gpu_sim_cycle+gpu_tot_sim_cycle) >=
m_dram_latency_queue.front().ready_cycle ) && !m_dram->full() ) {
    mem fetch* mf = m_dram_latency_queue.front().req;
     m_dram_latency_queue.pop();
    m_dram->push(mf);
In the above memory_partition_unit::dram_cycle(), other than moving mf- between two queues,
m_dram->cycle(); is executed to model the DRAM read/write operation:
void dram t::cycle() {
 if( !returnq->full() ) {
    dram_req_t *cmd = rwq->pop();
    if( cmd ) {
      cmd->dqbytes += m_config->dram_atom_size;
      if (cmd->dgbytes >= cmd->nbytes) {
       mem fetch *data = cmd->data;
       data->set_status(IN_PARTITION_MC_RETURNQ,gpu_sim_cycle+gpu_tot_sim_cycle);
       if( data->get_access_type() != L1_WRBK_ACC && data->get_access_type() !=
L2_WRBK_ACC) {
          data->set_reply();
          returng->push(data);
        } else {
          m_memory_partition_unit->set_done(data);
          delete data;
        delete cmd;
    }
 /* check if the upcoming request is on an idle bank */
 /* Should we modify this so that multiple requests are checked? */
 switch (m_config->scheduler_type) {
 case DRAM_FIFO: scheduler_fifo(); break;
 case DRAM_FRFCFS: scheduler_frfcfs(); break;
         printf("Error: Unknown DRAM scheduler type\n");
         assert(0);
 if ( m_config->scheduler_type == DRAM_FRFCFS ) {
   unsigned nreqs = m_frfcfs_scheduler->num_pending();
   if ( nreqs > max_mrqs) {
     max_mrqs = nreqs;
   ave_mrqs += nreqs;
   ave_mrqs_partial += nreqs;
 } else {
   if (mrqq->get_length() > max_mrqs) {
     max_mrqs = mrqq->get_length();
   ave_mrqs += mrqq->get_length();
   ave_mrqs_partial += mrqq->get_length();
 unsigned k=m_config->nbk;
 bool issued = false:
 // check if any bank is ready to issue a new read
 for (unsigned i=0;i<m_config->nbk;i++) {
   unsigned j = (i + prio) % m_config->nbk;
      unsigned grp = j>>m_config->bk_tag_length;
   if (bk[j]->mrq) { //if currently servicing a memory request
      bk[i]->mrq->data->set_status(IN_PARTITION_DRAM,gpu_sim_cycle+gpu_tot_sim_cycle);
     // correct row activated for a READ
     if (!issued &&!CCDc &&!bk[j]->RCDc &&
        !(bkgrp[grp]->CCDLc) &&
        (bk[j]->curr\_row == bk[j]->mrq->row) &&
        (bk[j]->mrq->rw == READ) && (WTRc == 0 ) &&
        (bk[i]->state == BANK ACTIVE) &&
        !rwq->full() ) {
       if (rw==WRITE) {
         rw=READ;
         rwq->set_min_length(m_config->CL);
       rwq->push(bk[j]->mrq);
       bk[j]->mrq->txbytes += m_config->dram_atom_size;
```

```
CCDc = m\_config->tCCD;
       bkgrp[grp]->CCDLc = m_config->tCCDL;
       RTWc = m\_config->tRTW;
       bk[j]->RTPc = m_config->BL/m_config->data_command_freq_ratio;
       bkgrp[grp]->RTPLc = m_config->tRTPL;
       issued = true:
       n rd++:
       bwutil += m config->BL/m config->data command freq ratio;
       bwutil_partial += m_config->BL/m_config->data_command_freq_ratio;
       bk[j]->n_access++;
#ifdef DRAM_VERIFY
       PRINT_CYCLE=1;
       printf("\tRD Bk:%d Row:%03x Col:%03x \n",
           j, bk[j]->curr_row,
           bk[j]->mrq->col + bk[j]->mrq->txbytes - m_config->dram_atom_size);
#endif
       // transfer done
       if (!(bk[j]->mrq->txbytes < bk[j]->mrq->nbytes) ) {
        bk[j]->mrq = NULL;
     } else
       // correct row activated for a WRITE
       if (!issued &&!CCDc &&!bk[j]->RCDWRc &&
          !(bkgrp[grp]->CCDLc) &&
          (bk[j]->curr_row == bk[j]->mrq->row) &&
          (bk[j]->mrq->rw == WRITE) && (RTWc == 0) &&
          (bk[j]->state == BANK_ACTIVE) &&
          !rwq->full() ) {
       if (rw==READ) {
         rw=WRITE:
        rwq->set_min_length(m_config->WL);
       rwq->push(bk[j]->mrq);
       bk[i]->mrq->txbytes += m config->dram atom size;
       CCDc = m_config->tCCD;
       bkgrp[grp]->CCDLc = m_config->tCCDL;
       WTRc = m\_config->tWTR;
       bk[j]->WTPc = m_config->tWTP;
       issued = true;
       n_wr++,
       bwutil += m_config->BL/m_config->data_command_freq_ratio;
       bwutil_partial += m_config->BL/m_config->data_command_freq_ratio;
#ifdef DRAM_VERIFY
       PRINT_CYCLE=1;
       printf("\tWR Bk:%d Row:%03x Col:%03x \n",
           j, bk[j]->curr_row,
           bk[j]->mrq->col + bk[j]->mrq->txbytes - m_config->dram_atom_size);
#endif
       // transfer done
       if ( !(bk[j]->mrq->txbytes < bk[j]->mrq->nbytes) ) {
         bk[j]->mrq = NULL;
    }
     else
       // bank is idle
       if (!issued && !RRDc &&
          (bk[j]->state == BANK_IDLE) &&
          !bk[j]->RPc && !bk[j]->RCc ) {
#ifdef DRAM_VERIFY
       PRINT CYCLE=1;
       printf("\tACT BK:%d NewRow:%03x From:%03x \n",
           j,bk[j]->mrq->row,bk[j]->curr_row);
#endif
       // activate the row with current memory request
       bk[j]->curr_row = bk[j]->mrq->row;
       bk[j]->state = BANK_ACTIVE;
       RRDc = m\_config->tRRD;
       bk[j]->RCDc = m_config->tRCD;
       bk[j]->RCDWRc = m_config->tRCDWR;
       bk[j]->RASc = m_config->tRAS;
       bk[j]->RCc = m_config->tRC;
       prio = (j + 1) \% m\_config->nbk;
       issued = true;
       n_act_partial++;
```

```
n_act++:
     else
       // different row activated
       if ( (!issued) &&
          (bk[j]->curr_row != bk[j]->mrq->row) &&
          (bk[j]->state == BANK_ACTIVE) &&
          (!bk[j]->RASc && !bk[j]->WTPc &&
                    !bk[j]->RTPc &&
                    !bkgrp[grp]->RTPLc) ) {
       // make the bank idle again
       bk[j]->state = BANK_IDLE;
       bk[j]->RPc = m_config->tRP;
       prio = (j + 1) \% m\_config->nbk;
       issued = true;
       n_pre++;
       n_pre_partial++;
#ifdef DRAM VERIFY
       PRINT CYCLE=1;
       printf("\tPRE BK:%d Row:%03x \n", j,bk[j]->curr row);
#endif
   } else {
     if (!CCDc && !RRDc && !RTWc && !WTRc && !bk[j]->RCDc && !bk[j]->RASc
       && !bk[j]->RCc && !bk[j]->RPc && !bk[j]->RCDWRc) k--;
     bk[i]->n_idle++;
 if (!issued) {
   n_nop++
   n_nop_partial++;
#ifdef DRAM_VIEWCMD
   printf("\tNOP
                              ");
#endif
 if (k) {
   n_activity++;
   n_activity_partial++;
 n_cmd++;
 n_cmd_partial++;
 // decrements counters once for each time dram_issueCMD is called
 DEC2ZERO(RRDc);
 DEC2ZERO(CCDc);
 DEC2ZERO(RTWc),
 DEC2ZERO(WTRc);
 for (unsigned j=0;j<m_config->nbk;j++) {
   DEC2ZERO(bk[j]->RCDc);
   DEC2ZERO(bk[i]->RASc);
   DEC2ZERO(bk[j]->RCc);
   DEC2ZERO(bk[i]->RPc);
   DEC2ZERO(bk[i]->RCDWRc);
   DEC2ZERO(bk[j]->WTPc);
   DEC2ZERO(bk[j]->RTPc);
 for (unsigned j=0; j<m_config->nbkgrp; j++) {
      DEC2ZERO(bkgrp[j]->CCDLc);
      DEC2ZERO(bkgrp[j]->RTPLc);
#ifdef DRAM_VISUALIZE
 visualize();
#endif
}
```

The DRAM timing model is implemented in the files dram.h and dram.cc. The timing model also includes an implementation of a FIFO scheduler. The more complicated FRFCFS scheduler is located in dram sched.h and dram sched.cc.

The function dram\_t::cycle() represents a DRAM cycle. In each cycle, the DRAM pops a request from the request queue then calls the scheduler function to allow the scheduler to select a request to be serviced based on the scheduling policy. Before the requests are sent to the scheduler, they wait in the DRAM latency queue for a fixed number of SIMT core cycles. This functionality is also implemented inside dram\_t::cycle().

```
case DRAM_FIFO: scheduler_fifo(); break;
case DRAM_FRFCFS: scheduler_frfcfs(); break;
```

The DRAM timing model then checks if any bank is ready to issue a new request based on the different timing constraints specified in the configuration file. Those constraints are represented in the DRAM model by variables similar to this one

unsigned int CCDc; //Column to Column Delay

Those variables are decremented at the end of each cycle. An action is only taken when all of its constraint variables have reached zero. Each taken action resets a set of constraint variables to their original configured values. For example, when a column is activated, the variable CCDc is reset to its original configured value, then decremented by one every cycle. We cannot scheduler a new column until this variable reaches zero. The Macro DEC2ZERO decrements a variable until it reaches zero, and then it keeps it at zero until another action resets it.

# Part 4.2.4 Moving Memory Requests from NoC to Memory Partition & L2 Operation (code in green)

```
// L2 operations follow L2 clock domain
 if (clock_mask & L2) {
   for (unsigned i=0;i<m memory config->m n mem;i++) {
      //move memory request from interconnect into memory partition (if not backed up)
      //Note:This needs to be called in DRAM clock domain if there is no L2 cache in the system
      if ( m memory partition unit[i]->full() ) {
       gpu stall dramfull++;
      } else {
        mem_fetch* mf = (mem_fetch*) icnt_pop( m_shader_config->mem2device(i) );
        m_memory_partition_unit[i]->push( mf, gpu_sim_cycle + gpu_tot_sim_cycle );
      m_memory_partition_unit[i]->cache_cycle(gpu_sim_cycle+gpu_tot_sim_cycle);
Other than popping out memory requests from NoC into m_memory_partition_unit[i], the most
important statement in the above code is m_memory_partition_unit[i]->cache_cycle, which
advances an L2 cycle:
void memory_partition_unit::cache_cycle( unsigned cycle )
  // L2 fill responses
  if(!m config->m L2 config.disabled()) {
    if ( m_L2cache->access_ready() && !m_L2_icnt_queue->full() ) {
      mem_fetch *mf = m_L2cache->next_access();
      if(mf->get_access_type() != L2_WR_ALLOC_R){ // Don't pass write allocate read request back
to upper level cache
                   mf->set_reply();
>set_status(IN_PARTITION_L2_TO_ICNT_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
                   m_L2_icnt_queue->push(mf);
      }else{
                   m_request_tracker.erase(mf);
                   delete mf:
  // DRAM to L2 (texture) and icnt (not texture)
  if (!m dram_L2_queue->empty()) {
    mem fetch *mf = m dram L2 queue->top();
    if (!m_config->m_L2_config.disabled() && m_L2cache->waiting_for_fill(mf)) {
       mf->set_status(IN_PARTITION_L2_FILL_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
       m_L2cache->fill(mf,gpu_sim_cycle+gpu_tot_sim_cycle);
       m_dram_L2_queue->pop();
    } else if ( !m_L2_icnt_queue->full() ) {
       mf->set_status(IN_PARTITION_L2_TO_ICNT_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
       m_L2_icnt_queue->push(mf);
       m_dram_L2_queue->pop();
  // prior L2 misses inserted into m L2 dram queue here
  if(!m_config->m_L2_config.disabled())
    m_L2cache->cycle();
  // new L2 texture accesses and/or non-texture accesses
  if (!m_L2_dram_queue->full() && !m_icnt_L2_queue->empty()) {
     mem_fetch *mf = m_icnt_L2_queue->top();
     if (!m_config->m_L2_config.disabled() &&
        ( (m_config->m_L2_texure_only && mf->istexture()) || (!m_config->m_L2_texure_only) )
```

```
// L2 is enabled and access is for L2
       if ( !m_L2_icnt_queue->full() ) {
         std::list<cache_event> events;
         enum cache_request_status status = m_L2cache->access(mf-
>get_partition_addr(),mf,gpu_sim_cycle+gpu_tot_sim_cycle,events);
         bool write_sent = was_write_sent(events);
          bool read_sent = was_read_sent(events);
         if ( status == HIT ) {
            if(!write_sent) {
              // L2 cache replies
              assert(!read_sent);
              if( mf->get_access_type() == L1_WRBK_ACC ) {
                 m_request_tracker.erase(mf);
                 delete mf;
              } else {
                 mf->set_reply();
              mf-
>set status(IN PARTITION L2 TO ICNT QUEUE,gpu sim cycle+gpu tot sim cycle);
                 m_L2_icnt_queue->push(mf);
              m icnt L2 queue->pop();
            } else {
              assert(write_sent);
              m icnt L2 queue->pop();
         } else if ( status != RESERVATION_FAIL ) {
            // L2 cache accepted request
            m_icnt_L2_queue->pop();
         } else {
            assert(!write_sent);
            assert(!read_sent);
            // L2 cache lock-up: will try again next cycle
    } else {
       // L2 is disabled or non-texture access to texture-only L2
       mf->set_status(IN_PARTITION_L2_TO_DRAM_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
       m_L2_dram_queue->push(mf);
       m_icnt_L2_queue->pop();
  // ROP delay queue
  if( !m_rop.empty() && (cycle >= m_rop.front().ready_cycle) && !m_icnt_L2_queue->full() ) {
    mem_fetch* mf = m_rop.front().req;
    m_rop.pop();
    m_icnt_L2_queue->push(mf);
    mf->set_status(IN_PARTITION_ICNT_TO_L2_QUEUE,gpu_sim_cycle+gpu_tot_sim_cycle);
}
Several paragraphs from the GPGPU-SIM document are put here to explain the above function
(i.e., memory_partition_unit::cache_cycle):
"Inside memory partition unit::cache cycle(), the call mem fetch *mf = m L2cache-
>next_access(); generates replies for memory requests waiting in filled MSHR entries, as described
in the MSHR description. Fill responses, i.e. response messages to memory requests generated by
the L2 on read misses, are passed to the L2 cache by popping from the dram->L2 queue and calling
m_L2cache->fill(mf,gpu_sim_cycle+gpu_tot_sim_cycle);
Fill requests that are generated by the L2 due to read misses are popped from the L2's miss queue
and pushed into the L2->dram queue by calling m_L2cache->cycle();
L2 access for memory request exiting the icnt->L2 queue is done by the call
enum cache request status status = m L2cache->access(mf-
>get_partition_addr(),mf,gpu_sim_cycle+gpu_tot_sim_cycle,events)
On a L2 cache hit, a response is immediately generated and pushed into the L2->icnt queue. On a
miss, no request is generated here as the code internal to the cache class has generated a memory
request in its miss queue. If the L2 cache is disabled, then memory requests are pushed straight from
the icnt->L2 queue to the L2->dram queue.
Also in memory_partition_unit::cache_cycle(), memory requests are popped from the ROP
queue and inserted into the icnt->L2 queue.'
```

# Part 4.2.5 One Cycle in NoC (code in light green)

```
if (clock_mask & ICNT) {
   icnt_transfer(); //function pointer to advance_interconnect() defined in interconnect_interface.cc
}
```

NoC simulation is done using a modified booksim simulator. Skip this part since it's not our focus.

# Part 4.2.6 Shader Core Pipeline Stages + L1 Cache (code in blue)

```
if (clock_mask & CORE) {
    // L1 cache + shader core pipeline stages
    for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++) {
        if (m_cluster[i]->get_not_completed() || get_more_cta_left() ) {
            m_cluster[i]->core_cycle();
        }
    }
    if (g_single_step && ((gpu_sim_cycle+gpu_tot_sim_cycle) >= g_single_step) ) {
        asm("int $03");
    }
    gpu_sim_cycle++;
    if (g_interactive_debugger_enabled)
        gpgpu_debug();
    }
}
```

This part of simulation simulates the shader core pipeline stages for instruction execution and thus is our main focus. At a high level, the above code just iterates over each shader core cluster and check if there is any running Cooperative Thread Array (CTA), or Thread Block left in the shader core cludyrt. If there is still some cta left,then invoke  $m_cluster[i]->core_cycle()$ ; to advance a shader core cluster cycle. Inside  $m_cluster[i]->core_cycle()$ ; each shader core is iterated and cycle() is called:

```
void simt_core_cluster::core_cycle()
  for( std::list<unsigned>::iterator it = m_core_sim_order.begin(); it != m_core_sim_order.end(); ++it )
     m_core[*it]->cycle();
  if (m_config->simt_core_sim_order == 1) {
     m_core_sim_order.splice(m_core_sim_order.end(), m_core_sim_order,
m_core_sim_order.begin());
To see how a cycle is simulated in a shader core, let's get into m_core[*it]->cycle(), which
corresponds to the following code:
void shader core ctx::cycle()
{
  writeback():
  execute();
  read_operands();
  issue();
  decode();
  fetch();
```

Note that the functions for different pipeline stages are reversely called in *shader\_core\_ctx::cycle()* to mimic the pipeline operations in a shader core (this preserves the initial condition in the pipeline). We discuss these functions in the original order as they appear in a real machine.

#### Part 4.2.6.1 Fetch

As we have done in part 4.2.1, we first list the source code for several important structures necessary for understanding this part of simulation. The interface of these structures (i.e., std::vector<shd\_warp\_t> m\_warp, ifetch\_buffer\_t m\_inst\_fetch\_buffer and read\_only\_cache \*m\_L1I; // instruction cache members in the shader\_core\_ctx class, baseline\_cache and cache\_t) are as follows:

```
class shd_warp_t {
    public:
        shd_warp_t( class shader_core_ctx *shader, unsigned warp_size)
        void reset();
    void init( address_type start_pc, unsigned cta_id, unsigned wid, const
    std::bitset<MAX_WARP_SIZE> &active );
    bool functional_done() const;
    bool waiting(); // not const due to membar
    bool hardware_done() const;
    bool done_exit() const { return m_done_exit; }
    void set_done_exit() { m_done_exit=true; }
    unsigned get_n_completed() const { return n_completed; }
    void set_completed( unsigned lane )
```

```
void set_last_fetch( unsigned long long sim_cycle ) { m_last_fetch=sim_cycle; }
  unsigned get_n_atomic() const { return m_n_atomic; }
  void inc_n_atomic() { m_n_atomic++; }
  void dec_n_atomic(unsigned n) { m_n_atomic-=n; }
  void set_membar() { m_membar=true; }
  void clear_membar() { m_membar=false; }
  bool get_membar() const { return m_membar; }
  address_type get_pc() const { return m_next_pc; }
  void set_next_pc( address_type pc ) { m_next_pc = pc; }
  void ibuffer_fill( unsigned slot, const warp_inst_t *pl )
    assert(slot < IBUFFER_SIZE );
    m_ibuffer[slot].m_inst=pl;
    m_ibuffer[slot].m_valid=true;
    m_next=0;
  bool ibuffer_empty();
  void ibuffer_flush();
  const warp_inst_t *ibuffer_next_inst() { return m_ibuffer[m_next].m_inst; }
  bool ibuffer_next_valid() { return m_ibuffer[m_next].m_valid; }
  void ibuffer free()
    m_ibuffer[m_next].m_inst = NULL;
    m ibuffer[m next].m valid = false;
  void ibuffer_step() { m_next = (m_next+1)%IBUFFER_SIZE; }
  bool imiss_pending() const { return m_imiss_pending; }
  void set_imiss_pending() { m_imiss_pending=true; }
  void clear_imiss_pending() { m_imiss_pending=false; }
  bool stores_done() const { return m_stores_outstanding == 0; }
  void inc_store_req() { m_stores_outstanding++; }
  void dec_store_req()
  bool inst_in_pipeline() const { return m_inst_in_pipeline > 0; }
  void inc_inst_in_pipeline() { m_inst_in_pipeline++; }
  void dec_inst_in_pipeline()
  unsigned get_cta_id() const { return m_cta_id; }
private:
  static const unsigned IBUFFER_SIZE=2;
  class shader_core_ctx *m_shader;
  unsigned m_cta_id;
  unsigned m_warp_id;
  unsigned m_warp_size;
  address_type m_next_pc;
  unsigned n_completed;
                               // number of threads in warp completed
  std::bitset<MAX_WARP_SIZE> m_active_threads;
  bool m imiss pending;
  struct ibuffer_entry {
    ibuffer_entry() { m_valid = false; m_inst = NULL; }
    const warp_inst_t *m_inst;
    bool m_valid;
  ibuffer entry m ibuffer[IBUFFER SIZE];
  unsigned m_next;
  unsigned m_n_atomic;
                               // number of outstanding atomic operations
  bool m_membar;
                             // if true, warp is waiting at memory barrier
  bool m_done_exit; // true once thread exit has been registered for threads in this warp
  unsigned long long m last fetch;
  unsigned m_stores_outstanding; // number of store requests sent but not yet acknowledged
  unsigned m_inst_in_pipeline;
};
struct ifetch_buffer_t {
  bool m valid;
  address_type m_pc;
  unsigned m_nbytes;
  unsigned m_warp_id;
};
class cache_t {
public:
```

```
virtual ~cache t() {}
  virtual enum cache_request_status access( new_addr_type addr, mem_fetch *mf, unsigned time,
std::list<cache_event> &events ) = 0;
};
class baseline_cache : public cache_t {
public:
  baseline_cache( const char *name, const cache_config &config, int core_id, int type_id,
mem_fetch_interface *memport, enum mem_fetch_status status )
  : m_config(config), m_tag_array(config,core_id,type_id),
m_mshrs(config.m_mshr_entries,config.m_mshr_max_merge)
  virtual enum cache_request_status access( new_addr_type addr, mem_fetch *mf, unsigned time,
std::list<cache_event> &events ) = 0;
  /// Sends next request to lower level of memory
  void cycle():
  /// Interface for response from lower memory level (model bandwidth restictions in caller)
  void fill( mem fetch *mf, unsigned time );
  /// Checks if mf is waiting to be filled by lower memory level
  bool waiting_for_fill( mem_fetch *mf );
  /// Are any (accepted) accesses that had to wait for memory now ready? (does not include
accesses that "HIT")
  bool access_ready() const {return m_mshrs.access_ready();}
  /// Pop next ready access (does not include accesses that "HIT")
  mem_fetch *next_access(){return m_mshrs.next_access();}
  // flash invalidate all entries in cache
  void flush(){m_tag_array.flush();}
  void print(FILE *fp, unsigned &accesses, unsigned &misses) const;
  void display_state( FILE *fp ) const;
  protected:
  std::string m_name;
  const cache_config &m_config;
  tag_array m_tag_array;
  mshr_table m_mshrs;
  std::list<mem fetch*> m miss queue;
  enum mem_fetch_status m_miss_queue_status;
  mem_fetch_interface *m_memport;
  struct extra_mf_fields {
     extra_mf_fields() { m_valid = false;}
     extra_mf_fields( new_addr_type a, unsigned i, unsigned d )
     ł
       m_valid = true;
       m_block_addr = a;
       m cache index = i;
       m_data_size = d;
    bool m valid;
    new_addr_type m_block_addr;
    unsigned m_cache_index;
     unsigned m_data_size;
  };
  typedef std::map<mem_fetch*,extra_mf_fields> extra_mf_fields_lookup;
  extra_mf_fields_lookup m_extra_mf_fields;
  /// Checks whether this request can be handled on this cycle. num_miss equals max # of misses to
be handled on this cycle
  bool miss_queue_full(unsigned num_miss){ }
  /// Read miss handler without writeback
  void send_read_request(new_addr_type addr, new_addr_type block_addr, unsigned cache_index,
mem_fetch *mf,
            unsigned time, bool &do miss, std::list<cache event> &events, bool read only, bool
wa);
  /// Read miss handler. Check MSHR hit or MSHR available
  void send read request(new addr type addr, new addr type block addr, unsigned cache index,
mem_fetch *mf,
            unsigned time, bool &do_miss, bool &wb, cache_block_t &evicted,
std::list<cache_event> &events, bool read_only, bool wa);
};
class read_only_cache : public baseline_cache {
```

```
read_only_cache( const char *name, const cache_config &config, int core_id, int type_id,
mem_fetch_interface *memport, enum mem_fetch_status status )
  : baseline_cache(name,config,core_id,type_id,memport,status){}
  /// Access cache for read only cache: returns RESERVATION FAIL if request could not be
accepted (for any reason)
  virtual enum cache_request_status access( new_addr_type addr, mem_fetch *mf, unsigned time,
std::list<cache event> &events );
Now let's look at how instruction fetch stage works in a shader pipeline. The source code for
shader_core_ctx::fetch() is as follows:
void shader core ctx::fetch()
  if(!m_inst_fetch_buffer.m_valid) {
    // find an active warp with space in instruction buffer that is not already waiting on a cache miss
    // and get next 1-2 instructions from i-cache...
    for( unsigned i=0; i < m_config->max_warps_per_shader; i++ ) {
       unsigned warp_id = (m_last_warp_fetched+1+i) % m_config->max_warps_per_shader;
       // this code checks if this warp has finished executing and can be reclaimed
       if( m warp[warp id].hardware done() && !m scoreboard->pendingWrites(warp id) &&
!m_warp[warp_id].done_exit() ) {
         bool did_exit=false;
         for(unsigned t=0; t<m_config->warp_size;t++) {
            unsigned tid=warp_id*m_config->warp_size+t;
            if( m_threadState[tid].m_active == true ) {
              m_threadState[tid].m_active = false;
              unsigned cta_id = m_warp[warp_id].get_cta_id();
              register_cta_thread_exit(cta_id);
              m_not_completed -= 1;
              m_active_threads.reset(tid);
              assert( m_thread[tid]!= NULL );
              did_exit=true;
         if( did_exit )
            m_warp[warp_id].set_done_exit();
       // this code fetches instructions from the i-cache or generates memory requests
       if( !m_warp[warp_id].functional_done() && !m_warp[warp_id].imiss_pending() &&
m_warp[warp_id].ibuffer_empty() ) {
         address_type pc = m_warp[warp_id].get_pc();
         address_type ppc = pc + PROGRAM_MEM_START;
         unsigned nbytes=16;
         unsigned offset_in_block = pc & (m_config->m_L1I_config.get_line_sz()-1);
         if( (offset_in_block+nbytes) > m_config->m_L1I_config.get_line_sz() )
            nbytes = (m_config->m_L1I_config.get_line_sz()-offset_in_block);
         mem_access_t acc(INST_ACC_R,ppc,nbytes,false);
         mem_fetch *mf = new mem_fetch(acc, NULL, READ_PACKET_SIZE, warp_id, m_sid,
                           m_tpc, m_memory_config );
         std::list<cache_event> events;
         enum cache_request_status status = m_L1I->access( (new_addr_type)ppc, mf,
gpu_sim_cycle+gpu_tot_sim_cycle,events);
         if( status == MISS ) {
            m last warp fetched=warp id;
            m_warp[warp_id].set_imiss_pending();
            m_warp[warp_id].set_last_fetch(gpu_sim_cycle);
         } else if( status == HIT ) {
            m_last_warp_fetched=warp_id;
            m_inst_fetch_buffer = ifetch_buffer_t(pc,nbytes,warp_id);
            m_warp[warp_id].set_last_fetch(gpu_sim_cycle);
            delete mf;
            m_last_warp_fetched=warp_id;
            assert( status == RESERVATION_FAIL );
            delete mf;
         break.
    }
  m_L1I->cycle();
  if( m_L1I->access_ready() ) {
    mem fetch *mf = m L1I->next access();
    m_warp[mf->get_wid()].clear_imiss_pending();
    delete mf:
```

```
}
```

At the first glance I was confused with the role of *m\_inst\_fetch\_buffer* and I found the following paragraph in the official document regarding the fetch operation helpful in understanding the fetch operation:

"The I-Buffer shown in Figure 3 is implemented as an array of shd\_warp\_t objects inside shader\_core\_ctx. Each shd\_warp\_t has a set m\_ibuffer of I-Buffer entries (ibuffer\_entry) holding a configurable number of instructions (the maximum allowable instructions to fetch in one cycle). Also, shd\_warp\_t has flags that are used by the schedulers to determine the eligibility of the warp for issue. The decoded instructions stored in an ibuffer\_entry as a pointer to a warp\_inst\_t object. The warp\_inst\_t holds information about the type of the operation of this instruction and the operands used.

Also, in the fetch stage, the shader\_core\_ctx::m\_inst\_fetch\_buffer variable acts as a pipeline register between the fetch (instruction cache access) and the decode stage.

If the decode stage is not stalled (i.e. shader\_core\_ctx::m\_inst\_fetch\_buffer is free of valid instructions), the fetch unit works. The outer for loop implements the round robin scheduler, the last scheduled warp id is stored in m\_last\_warp\_fetched. The first if-statement checks if the warp has finished execution, while inside the second if-statement, the actual fetch from the instruction cache, in case of hit or the memory access generation, in case of miss are done. The second if-statement mainly checks if there are no valid instructions already stored in the entry that corresponds the currently checked warp."

From the above code and the official document we know that the variable m\_inst\_fetch\_buffer services as a register between the fetch and decode stage. The first statement if(!m inst\_fetch\_buffer.m\_valid ) in shader\_core\_ctx::fetch() just checks if m\_inst\_fetch\_buffer is free of valid instructions (if the decode stage does not stall, m\_inst\_fetch\_buffer will be freed by setting m\_valid to false: m\_inst\_fetch\_buffer.m\_valid = false;). If m\_inst\_fetch\_buffer is free of valid instructions (m\_inst\_fetch\_buffer.m\_valid == false), then enters an outer for loop to iterate through every wrap running on the shader (warp\_id = (m\_last\_warp\_fetched+1+i) % m\_config->max warps per shader;). Inside the outer for loop the current warp being iterated is first checked to see if it has finished executing and can be reclaimed. If the current warp is finished (m\_warp[warp\_id].hardware\_done() && !m\_scoreboard->pendingWrites(warp\_id) && !m warp[warp\_id].done\_exit()), enters an inner for loop to iterate every thread in the current warp and check for active threads (m\_threadState[tid].m\_active == true). The inner for loop does some cleanup work for each active thread and set the did exit flag to be true if any thread is cleaned up. Setting flag to be true also triggers the execution of *m* warp[warp id].set done exit();after the inner loop. Next, still in the outer for loop, fetch instructions or generate memory requests for each warp if the condition !m\_warp[warp\_id].functional\_done() && !m\_warp[warp\_id].imiss\_pending() && m\_warp[warp\_id].ibuffer\_empty() is satisfied. To fetch an instruction, first get relevant information such as the  $PC/PPC^{[2]}$  address and the block offset of the instruction to be fetched. Then create a memory fetch object, with the relevant information for this instruction fetch, by executing the following two statements:

After creating the memory fetch object *mf* then access the shader's instruction cache by invoking: enum cache\_request\_status = m\_L1I->access( (new\_addr\_type)ppc, mf, qpu sim cycle+gpu tot sim cycle,events);

Based on the return status of the cache access, there are several situations. First, if there is a HIT, create a new <code>ifetch\_buffer\_t</code> object and copy it to <code>m\_inst\_fetch\_buffer</code> (by executing <code>m\_inst\_fetch\_buffer = ifetch\_buffer\_t(pc,nbytes,warp\_id)</code>), which will be accessed by decode stage in the next cycle (remember that <code>m\_inst\_fetch\_buffer</code> services as a register between fetch and decode stages and it stores. Essentially, <code>m\_inst\_fetch\_buffer</code> associates an instruction in <code>m\_warp[]</code> by keeping track of the <code>address\_type m\_pc</code> and <code>unsigned m\_warp\_id;</code>, which can be used by the decode stage to index <code>m\_warp[]</code> for the corresponding instruction). After updating <code>m\_inst\_fetch\_buffer</code> and recording the last fetched time (by

m\_warp[warp\_id].set\_last\_fetch(gpu\_sim\_cycle)), the mem\_fetch \*mf is deleted. Second, if it is a RESERVATION\_FAIL, simply remember m\_last\_warp\_fetched=warp\_id and then delete the mem\_fetch \*mf. The third case is a MISS, then do the following:

The above code simply sends next memory request to lower level of memory by pushing the cache misses  $(mem\_fetch *mf = m\_miss\_queue.front();)$  to memory port  $m\_memport->push(mf)$ .

After ,fetch() checks if L1 has ready access (  $if(m_L1I-access\_ready())$  ) and if so then get next available access, clear the pending miss request and delete mf:  $mem_fetch *mf = m_L1I->next_access(); m_warp[mf->get_wid()].clear_imiss_pending(); delete mf:$ 

#### Part 4.2.6.2 Decode

The decode stage in a shader core is significantly related to the *m\_inst\_fetch\_buffer* structure, which services as a conduit for communication between the fetch and decode stage. See the following official description for the decode stage:

"The decode stage simply checks the <code>shader\_core\_ctx::m\_inst\_fetch\_buffer</code> and start to store the decoded instructions (current configuration decode up to two instructions per cycle) in the instruction buffer entry (<code>m\_ibuffer</code>, an object of <code>shd\_warp\_t::ibuffer\_entry</code>) that corresponds to the warp in the <code>shader\_core\_ctx::m\_inst\_fetch\_buffer</code>."

```
void shader_core_ctx::decode()
  if( m_inst_fetch_buffer.m_valid ) {
    // decode 1 or 2 instructions and place them into ibuffer
     address_type pc = m_inst_fetch_buffer.m_pc;
    const warp_inst_t* pl1 = ptx_fetch_inst(pc);
    m_warp[m_inst_fetch_buffer.m_warp_id].ibuffer_fill(0,pl1);
     m_warp[m_inst_fetch_buffer.m_warp_id].inc_inst_in_pipeline();
    if( pl1 ) {
       const warp_inst_t* pl2 = ptx_fetch_inst(pc+pl1->isize);
       if(pl2){
         m_warp[m_inst_fetch_buffer.m_warp_id].ibuffer_fill(1,pl2);
         m_warp[m_inst_fetch_buffer.m_warp_id].inc_inst_in_pipeline();
    m_inst_fetch_buffer.m_valid = false;
Based on the information (pc, warp id, etc.) stored in m_inst_fetch_buffer, the decode stage first
executes const warp_inst_t* pl1 = ptx_fetch_inst(pc);, which has the following source code:
const warp_inst_t *ptx_fetch_inst( address_type pc )
  return function info::pc to instruction(pc);
One step further, function_info::pc_to_instruction() again has the following definition in ptx ir.h
static const ptx_instruction* pc_to_instruction(unsigned pc)
 {
   if( pc < s_g_pc_to_insn.size() )</pre>
      return s_g_pc_to_insn[pc];
   else
      return NULL;
```

Thus, it is important that we understand how <code>s\_g\_pc\_to\_insn</code> is created and maintained. After examining the usage of <code>s\_g\_pc\_to\_insn</code> throughout the GPGPU-SIM source code, it can be found that <code>s\_g\_pc\_to\_insn</code> is created and maintained by the function <code>function\_info::ptx\_assemble()</code>, which is invoked by <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code>, as stated in the red text in part 2.1 (Part 2.1. Extracting PTX Using cuobjdump). The function <code>gpgpu\_ptx\_sim\_load\_ptx\_from\_string()</code> basically uses <code>Lex/Yacc</code> to parse the PTX code in a PTX file and create symbol table for that PTX file. The function <code>ptx\_assemble()</code> is highly related to the PTX parsing, branch instruction detection and divergance analysis. For the details of these two functions please refer to Part 2.1. Extracting PTX Using cuobjdump and its subsections( e.g., Part 2.1.1 PTX Parsing: Start

From gpgpu\_ptx\_sim\_load\_ptx\_from\_string).

After getting an instruction by  $const\ warp\_inst\_t^*\ pl1 = ptx\_fetch\_inst(pc)$  the decode stage executes  $m\_warp[m\_inst\_fetch\_buffer.m\_warp\_id].ibuffer\_fill(0,pl1);$ to fill the instruction(s) into the I-Buffer (the  $ibuffer\_entry\ m\_ibuffer[IBUFFER\_SIZE];$ member in the  $std::vector < shd\_warp\_t > * m\_warp$  member in the  $shader\_core\_ctx$  class).

#### **Part 4.2.6.3 Issue**

Again, we need some context and knowledge of relevant data structures to understand the simulation details in this part. In particular, we present classes *scheduler\_unit* and *TwoLevelScheduler*:

```
class scheduler_unit { //this can be copied freely, so can be used in std containers.
public:
    scheduler_unit(...)...
    virtual ~scheduler_unit(){}
    virtual void add_supervised_warp_id(int i) {
        supervised_warps.push_back(i);
        }
}
```

```
virtual void cycle()=0;
protected:
  shd_warp_t& warp(int i);
  std::vector<int> supervised warps:
  int m_last_sup_id_issued;
  shader_core_stats *m_stats;
  shader core ctx* m shader;
  // these things should become accessors: but would need a bigger rearchitect of how
shader_core_ctx interacts with its parts.
  Scoreboard* m_scoreboard;
  simt_stack** m_simt_stack;
  std::vector<shd_warp_t>* m_warp;
  register_set* m_sp_out;
  register_set* m_sfu_out;
  register_set* m_mem_out;
class TwoLevelScheduler: public scheduler unit {
public:
     TwoLevelScheduler (shader_core_stats* stats, shader_core_ctx* shader,
        Scoreboard* scoreboard, simt_stack** simt,
       std::vector<shd_warp_t>* warp,
       register_set* sp_out,
       register_set* sfu_out,
       register_set* mem_out,
       unsigned maw)
     : scheduler_unit (stats, shader, scoreboard, simt, warp, sp_out, sfu_out, mem_out),
      activeWarps(),
      pendingWarps(){
          maxActiveWarps = maw;
     virtual ~TwoLevelScheduler () {}
     virtual void cycle ();
     virtual void add_supervised_warp_id(int i) {
          pendingWarps.push back(i);
private:
     unsigned maxActiveWarps;
     std::list<int> activeWarps;
     std::list<int> pendingWarps;
};
Now let's analyze what the issue stage does. In the issue stage, the following code is
executed:
void shader_core_ctx::issue(){
  for (unsigned i = 0; i < schedulers.size(); i++) {
     schedulers[i]->cycle();
The schedulers in the above code is a member (std::vector<scheduler_unit*> schedulers;) in the
shader_core_ctx class. As can be seen, the cycle() method is invoked upon schedulers . The
schedulers object could be a subclass, for example the TwoLevelScheduler, of the base class
scheduler unit, in which the cycle() method is defined as a pure virtual function. Thus, let's get into
the actual implementation of the cycle() method in the TwoLevelScheduler class (source code a little
bit long):
void TwoLevelScheduler::cycle() {
     //Move waiting warps to pendingWarps
     for (std::list<int>::iterator iter = activeWarps.begin();iter != activeWarps.end();iter ++) {
          bool waiting = warp(*iter).waiting();
          for (int i=0; i<4; i++){
               const warp_inst_t* inst = warp(*iter).ibuffer_next_inst();
               //Is the instruction waiting on a long operation?
               if (inst && inst->in[i] > 0 && this->m_scoreboard->islongop(*iter, inst->in[i])){
                    waiting = true; } }
          if(waiting){
               pendingWarps.push_back(*iter);
               activeWarps.erase(iter);
               break;}
     //If there is space in activeWarps, try to find ready warps in pendingWarps
     if (this->activeWarps.size() < maxActiveWarps){
```

```
for (
                 std::list<int>::iterator iter = pendingWarps.begin();iter != pendingWarps.end();iter++)
               if(!warp(*iter).waiting()){
                    activeWarps.push_back(*iter);
                    pendingWarps.erase(iter);
                    break; } } }
    //Do the scheduling only from activeWarps
    //If you schedule an instruction, move it to the end of the list
     bool valid_inst = false; // there was one warp with a valid instruction to issue (didn't require flush
due to control hazard)
    bool ready_inst = false; // of the valid instructions, there was one not waiting for pending
register writes
     bool issued_inst = false; // of these we issued one
     for (std::list<int>::iterator warp_id = activeWarps.begin();warp_id !=
activeWarps.end();warp_id++) {
         unsigned checked=0;
          unsigned issued=0;
          unsigned max_issue = m_shader->m_config->gpgpu_max_insn_issue_per_warp;
          while(!warp(*warp_id).waiting() && !warp(*warp_id).ibuffer_empty() && (checked <
max_issue) && (checked <= issued) && (issued < max_issue) ) {
               const warp inst t *pl = warp(*warp id).ibuffer next inst();
             bool valid = warp(*warp_id).ibuffer_next_valid();
             bool warp_inst_issued = false;
             unsigned pc,rpc;
             m_simt_stack[*warp_id]->get_pdom_stack_top_info(&pc,&rpc);
             if( pI ) {
               assert(valid);
               if( pc != pl->pc ) {
                // control hazard
                warp(*warp_id).set_next_pc(pc);
                warp(*warp_id).ibuffer_flush();}
                     else {
               valid_inst = true;
               if (!m_scoreboard->checkCollision(*warp_id, pl) ) {
               ready inst = true;
          const active_mask_t &active_mask = m_simt_stack[*warp_id]->get_active_mask();
               assert( warp(*warp id).inst in pipeline() );
               if ( (pl->op == LOAD_OP) || (pl->op == STORE_OP) || (pl->op ==
MEMORY_BARRIER_OP)){
               if( m_mem_out->has_free() ) {
                                        m_shader-
>issue_warp(*m_mem_out,pl,active_mask, *warp_id);
                                        issued++;
                                        issued_inst=true;
                                        warp_inst_issued = true;
                                       // Move it to pendingWarps
                                        unsigned currwarp = *warp_id;
                                        activeWarps.erase(warp id);
                                        activeWarps.push_back(currwarp);
                             } else {
                                   bool sp_pipe_avail = m_sp_out->has_free();
                                   bool sfu_pipe_avail = m_sfu_out->has_free();
                                  if(sp pipe avail && (pl->op != SFU OP)) {
                                       // always prefer SP pipe for operations that can use both SP
and SFU pipelines
                                       m_shader-
>issue_warp(*m_sp_out,pl,active_mask,*warp_id);
                                        issued++:
                                        issued_inst=true;
                                        warp_inst_issued = true;
                                        //Move it to end of the activeWarps
                                        unsigned currwarp = *warp_id;
                                        activeWarps.erase(warp_id);
                                        activeWarps.push back(currwarp);
                                  } else if ( (pl->op == SFU_OP) || (pl->op == ALU_SFU_OP) ) {
                                        if( sfu_pipe_avail ) {
                                            m_shader-
>issue_warp(*m_sfu_out,pl,active_mask,*warp_id);
                                            issued++;
                                             issued_inst=true;
                                             warp_inst_issued = true;
                                             //Move it to end of the activeWarps
                                             unsigned currwarp = *warp_id;
                                             activeWarps.erase(warp_id);
                                            activeWarps.push_back(currwarp);
```

```
}
}
}
}
}
}
lese if( valid ) {
    // this case can happen after a return instruction in diverged warp
    warp(*warp_id).set_next_pc(pc);
    warp(*warp_id).ibuffer_flush();
}
if(warp_inst_issued)
    warp(*warp_id).ibuffer_step();
    checked++;
}
if ( issued ) {
    break;
}
```

Note that the std::vector<shd\_warp\_t>\* warp member in the TwoLevelScheduler class is actually passed with the value of m\_warp in the shader\_core\_ctx class upon creation of a scheduler. Thus, the ibuffer\_entry m\_ibuffer[IBUFFER\_SIZE]; member in the warp member in TwoLevelScheduler is actually the instruction buffer (i.e.,I-Buffer) filled by the decode stage, as explained in the previous subsection (i.e.,Part 4.2.6.2 Decode).

From the source code and comments (it's a bit messy after being copied here, please refer to the original code structure) for the issue stage we know that it first moves waiting warps (warps that contain instructions that are waiting on a long operation) to *pendingWarps*. *if(waiting)*{

```
pendingWarps.push_back(*iter);
activeWarps.erase(iter);
```

Then check if there is space in *activeWarps*, try to find ready warps in *pendingWarps* and move them to *activeWarps*.

Next get into a big for loop to iterate the *activeWarps* for scheduling. This loop goes until the end of the entire *TwoLevelScheduler::cycle()* function. This big for loop first check condition while(!warp(\*warp\_id).waiting() && !warp(\*warp\_id).ibuffer\_empty() && (checked < max\_issue) && (checked <= issued) && (issued < max\_issue) ) {... If the condition is met then get into the while loop. Inside the while loop a warp instruction is first retrieved from the I-Buffer: warp\_inst\_t \*pI = warp(\*warp\_id).ibuffer\_next\_inst().

```
Then execute:

unsigned pc,rpc;

m_simt_stack[*warp_id]->get_pdom_stack_top_info(&pc,&rpc);

if( pl ) {

   assert(valid);

   if( pc != pl->pc ) {

        // control hazard

        warp(*warp_id).set_next_pc(pc);

        warp(*warp_id).ibuffer_flush();

   } else { ..........
```

The above few lines of code is explained by the following paragraph:

For each scheduler unit there is an array of SIMT stacks. Each SIMT stack corresponds to one warp. In the scheduler\_unit::cycle(), the top of the stack entry for the SIMT stack of the scheduled warp determines the issued instruction. The program counter of the top of the stack entry is normally consistent with the program counter of the next instruction in the I-Buffer that corresponds to the scheduled warp (Refer to SIMT Stack). Otherwise, in case of control hazard, they will not be matched and the instructions within the I-Buffer are flushed.

If there is no control hazard, the flow goes to the else branch, where data hazard is checked by executing

if(!m\_scoreboard->checkCollision(\*warp\_id, pl)...

If there is no data hazard, then the active mask is computed by *const active\_mask\_t &active\_mask = m\_simt\_stack[\*warp\_id]->get\_active\_mask()*.

After getting the active mask, the flow splits into two branches to handle memory related instructions (if (  $(pl->op == LOAD\_OP) \parallel (pl->op == STORE\_OP) \parallel (pl->op == MEMORY\_BARRIER\_OP)$ )) and non-memory related instructions ( $else\{...\}$ ). The memory related branch executes the following code if(  $m\_mem\_out->has\_free()$ ) {

```
m_mem_out=rias_iree() ) {
    m_shader->issue_warp(*m_mem_out,pl,active_mask,*warp_id);
    issued++;
    issued_inst=true;
    warp_inst_issued = true;
    // Move it to pendingWarps
        unsigned currwarp = *warp_id;
    activeWarps.erase(warp_id);
    activeWarps.push_back(currwarp);
```

```
to issue the instruction by calling m_shader->issue_warp() with the m_mem_out argument.
On the other hand, the non-memory branch executes the following code
bool sp_pipe_avail = m_sp_out->has_free();
     bool sfu_pipe_avail = m_sfu_out->has_free();
     if( sp_pipe_avail && (pI->op != SFU_OP) ) {
        // always prefer SP pipe for operations that can use both SP and SFU pipelines
        m_shader->issue_warp(*m_sp_out,pl,active_mask,*warp_id);
        issued++:
        issued_inst=true;
        warp_inst_issued = true;
        //Move it to end of the activeWarps
        unsigned currwarp = *warp_id;
        activeWarps.erase(warp_id);
        activeWarps.push_back(currwarp);
       else if ( (pl->op == SFU_OP) || (pl->op == ALU_SFU_OP) ) {
       if(sfu pipe avail) {
               m_shader->issue_warp(*m_sfu_out,pl,active_mask,*warp_id);
          issued++:
          issued inst=true;
          warp_inst_issued = true;
         //Move it to end of the activeWarps
          unsigned currwarp = *warp id;
            activeWarps.erase(warp_id);
          activeWarps.push_back(currwarp);
to issue the instruction to the SP or SFU function unit based on the type/opcode of the issued
instruction.
From the above code we can see that the issue stage calls issue_warp() with different arguments,
namely scheduler_unit::m_sp_out, scheduler_unit::m_sfu_out and scheduler_unit::m_mem_out, for
different types of instructions. The three objects
scheduler_unit::m_sp_out, scheduler_unit::m_sfu_out and scheduler_unit::m_mem_out service as
registers between the issue and execute stages of SP,SFU and Memory pipeline, respectively.
This paragraph summarizes the issue operation at a high level:
"the instruction is issued to its suitable execution pipeline using the function
shader_core_ctx::issue_warp(). Within this function, instructions are functionally executed by calling
shader_core_ctx::func_exec_inst() and the SIMT stack (m_simt_stack[warp_id]) is updated by calling
simt_stack::update(). Also, in this function, the warps are held/released due to barriers by
shd_warp_t:set_membar() and barrier_set_t::warp_reaches_barrier. On the other hand, registers are
reserved by Scoreboard::reserveRegisters() to be used later by the scoreboard algorithm. The
scheduler_unit::m_sp_out, scheduler_unit::m_sfu_out, scheduler_unit::m_mem_out points to the first
pipeline register between the issue stage and the execution stage of SP, SFU and Mem pipeline
receptively. That is why they are checked before issuing any instruction to its corresponding pipeline
using shader_core_ctx::issue_warp().
The source code of issue_warp() is as follows:
void shader_core_ctx::issue_warp( register_set& pipe_reg_set, const warp_inst_t* next_inst, const
active mask t &active mask, unsigned warp id)
  warp inst t^{**} pipe reg = pipe reg set.get free();
  assert(pipe reg);
  m_warp[warp_id].ibuffer_free();
  assert(next_inst->valid());
   **pipe_reg = *next_inst; // static instruction information
  (*pipe_reg)->issue( active_mask, warp_id, gpu_tot_sim_cycle + gpu_sim_cycle ); // dynamic
instruction information
  m_stats->shader_cycle_distro[2+(*pipe_reg)->active_count()]++;
  func_exec_inst( **pipe_reg );
  if( next inst->op == BARRIER OP )
     m_barriers.warp_reaches_barrier(m_warp[warp_id].get_cta_id(),warp_id);
  else if( next inst->op == MEMORY BARRIER OP)
     m_warp[warp_id].set_membar();
  updateSIMTStack(warp_id,m_config->warp_size,*pipe_reg);
  m_scoreboard->reserveRegisters(*pipe_reg);
  m_warp[warp_id].set_next_pc(next_inst->pc + next_inst->isize);
Inside shader_core_ctx::issue_warp, the statement warp_inst_t** pipe_reg =
pipe_reg_set.get_free(); is first executed to get free slots in the register set. From the earlier code we
know the pipe_reg_set could actually be scheduler_unit::m_sp_out, scheduler_unit::m_sfu_out
```

or scheduler\_unit::m\_mem\_out ,depending what type of instruction is going to be issued. These three register sets (i.e. register\_set class) service as conduit for communication between the issue and the

```
execute stages. The register_set class is simply a wrapper of a vector of instructions of a particular
type. It has the following interface:
//register that can hold multiple instructions.
class register_set {
     warp_inst_t ** get_free(){
          for( unsigned i = 0; i < regs.size(); i++ ) {
               if( regs[i]->empty() ) {
                    return &regs[i];
          }
std::vector<warp_inst_t*> regs;
After obtaining a free register slot in a right register set, shader_core_ctx::issue_warp executes
**pipe_reg = *next_inst; to retrieve the next instruction to be issued for execution.
Next, (*pipe reg)->issue() is executed to store the relevant information for the issued instruction into
the register set, which will be later process by the execution stage. The (*pipe_reg)->issue()
statement actually invokes the following function defined in the abstract_hardware_model.h:
  void issue( const active_mask_t &mask, unsigned warp_id, unsigned long long cycle )
     m_warp_active_mask = mask;
     m_warp_issued_mask = mask;
     m_uid = ++sm_next_uid;
     m_{warp_id} = warp_{id};
     issue_cycle = cycle;
     cycles = initiation_interval;
     m_cache_hit=false;
     m_empty=false;
After putting the issued instruction into the correct register set, shader_core_ctx::issue_warp() further
calls shader_core_ctx::func_exec_inst(), which is defined as follows:
void shader_core_ctx::func_exec_inst( warp_inst_t &inst )
  execute_warp_inst_t(inst, m_config->warp_size);
  if(inst.is load() || inst.is store())
     inst.generate mem accesses();
An important function called in func_exec_inst() is execute_warp_inst_t():
void core_t::execute_warp_inst_t(warp_inst_t &inst, unsigned warpSize, unsigned warpId)
  for ( unsigned t=0; t < warpSize; t++ ) {
     if( inst.active(t) ) {
       if(warpId==(unsigned (-1)))
          warpId = inst.warp_id();
        unsigned tid=warpSize*warpId+t;
       m_thread[tid]->ptx_exec_inst(inst,t);
       //virtual function
        checkExecutionStatusAndUpdate(inst,t,tid);
       } }
As can be seen, in execute warp inst t() a for loop iterates each thread (m thread[tid]) and calls
```

As can be seen, in <code>execute\_warp\_inst\_t()</code> a for loop iterates each thread (<code>m\_thread[tid]</code>) and calls <code>ptx\_exec\_inst()</code> to execute the warp instruction. The function <code>ptx\_exec\_inst()</code> is pretty long. Regarding the function <code>ptx\_exec\_inst()</code> and the instruction execution the official document says the following:

"After parsing, instructions used for functional execution are represented as a ptx\_instruction object contained within a function\_info object (see cuda-sim/ptx\_ir.{h,cc}). Each scalar thread is represented by a ptx\_thread\_info object. Executing an instruction (functionally) is mainly accomplished by calling the ptx\_thread\_info::ptx\_exec\_inst().

Executing instruction simply starts by initializing scalar threads using the function ptx\_sim\_init\_thread (in cuda-sim.cc), then we execute the scalar threads in warps using the

function\_info::ptx\_exec\_inst(). In this version, keeping track of threads as warps is done using a simt\_stack object for each warp of scalar threads (this is the assumed model here and other models can be used instead), the simt\_stack tells which threads are active and which instruction to execute at each cycle so we can execute the scalar threads in warps.

In ptx\_thread\_info::ptx\_exec\_inst, is where acutally the instructions get functionally executed. We check the instruction opcode and call the corresponding funciton, the file opcodes.def contains the functions used to execute each instruction. Every instruction function takes two parameters of type ptx\_instruction and ptx\_thread\_info which hold the data for the instruction and the thread in execution receptively.

Information are communicated back from the execution of ptx\_exec\_inst to the function that executes the warps through modifying warp\_inst\_t parameter that is passed to the ptx\_exec\_inst by reference, so for atomics we indicate that the executed warp instruction is atomic and add a call back to the warp inst t and which set the atomic flag, the flag is then checked by the warp execution function in

order to do the callbacks which are used to execute the atomics (check functionalCoreSim::executeWarp in cuda-sim.cc)."

Also, instruction execution is achieved by cooperating CUDA-Sim and GPGPU-Sim, as stated in the document:

#### "Interface between CUDA-Sim and GPGPU-Sim

The timing simulator (GPGPU-Sim) interfaces with the functional simulator (CUDA-sim) through the ptx\_thread\_info class. The m\_thread member variable is an array of ptx\_thread\_info in the SIMT core class shader\_core\_ctx and maintains a functional state of all threads active in that SIMT core. The timing model communicates with the functional model through the warp\_inst\_tclass which represents a dynamic instance of an instruction being executed by a single warp. The timing model communicates with the functional model at the following three stages of simulation.

#### Decoding

In the decoding stage at shader\_core\_ctx::decode(), the timing simulator obtains the instruction from the functional simulator given a PC. This is done by calling the ptx\_fetch\_instfunction.

Instruction execution

- 1. Functional execution: The timing model advances the functional state of a thread by one instruction by calling the ptx\_exec\_inst method of class ptx\_thread\_info. This is done insidecore\_t::execute\_warp\_inst\_t. The timing simulator passes the dynamic instance of the instruction to execute, and the functional model advances the thread's state accordingly.
- 2. SIMT stack update: After functional execution of an instruction for a warp, the timing model updates the next PC in the SIMT stack by requesting it from the functional model. This happens inside simt stack::update.
- 3. Atomic callback: If the instruction is an atomic operation, then functional execution of the instruction does not take place in core\_t::execute\_warp\_inst\_t. Instead, in the functional execution stage the functional simulator stores a pointer to the atomic instruction in the warp\_inst\_t object by calling warp\_inst\_t::add\_callback. The timing simulator executes this callback function as the request is leaving the L2 cache (see <a href="Memory Partition Connections and Traffic Flow">Memory Partition Connections and Traffic Flow</a>)."

Now let's study void ptx\_thread\_info::ptx\_exec\_inst(warp\_inst\_t &inst, unsigned lane\_id) step by step:

```
First, const ptx_instruction *pl = m_func_info->get_instruction(pc); is executed to get a ptx_instruction
object pl:
  const ptx_instruction *get_instruction( unsigned PC ) const
   unsigned index = PC - m_start_PC;
   if(index < m instr mem size)
     return m_instr_mem[index];
   return NULL;
ptx_instruction inherits the warp_inst_t class and has lots of data members as well as function
members to for retrieving relevant information (e.g., operand, opcode, etc.) and properties (e.g.,is
predicated, is atomic, has memory load/store, etc.) of the represented instruction. It is defined in
ptx ir.h file:
class ptx instruction : public warp inst t {
unsigned inst_size() const { return m inst_size; }
  unsigned uid() const { return m_uid;}
  int get_opcode() const { return m_opcode;}
  const char *get_opcode_cstr() const
   if ( m opcode != -1 ) {
     return g_opcode_string[m_opcode];
   } else {
     return "label";
  const char *source_file() const { return m_source_file.c_str();}
  unsigned source_line() const { return m_source_line;}
  unsigned get_num_operands() const { return m_operands.size();}
  bool has pred() const { return m_pred != NULL;}
  operand_info get_pred() const { return operand_info( m_pred );}
  bool get_pred_neg() const { return m neg_pred;}
  int get_pred_mod() const { return m_pred_mod;}
  const char *get_source() const { return m_source.c_str();}
```

typedef std::vector<operand\_info>::const\_iterator const\_iterator;

```
const_iterator op_iter_begin() const
   return m_operands.begin();
 const_iterator op_iter_end() const
   return m_operands.end();
 const operand_info &dst() const
   assert(!m_operands.empty());
   return m_operands[0];
 unsigned get_cmpop() const { return m_compare_op;}
 const symbol *get_label() const { return m_label;}
 bool is_label() const { if(m_label){ assert(m_opcode==-1);return true;} return false;}
 bool is_hi() const { return m_hi;}
 bool is_lo() const { return m_lo;}
 bool is wide() const { return m wide;}
 bool is_uni() const { return m_uni;}
 bool is_exit() const { return m_exit;}
 bool is_abs() const { return m_abs;}
 bool is_neg() const { return m_neg;}
 bool is_to() const { return m_to_option; }
 unsigned cache_option() const { return m_cache_option; }
 unsigned rounding_mode() const { return m_rounding_mode;}
 unsigned saturation_mode() const { return m_saturation_mode;}
 unsigned dimension() const { return m_geom_spec;}
private:
 void set_opcode_and_latency();
 basic_block_t
                   *m basic block;
 unsigned
            m_uid;
              m_PC;
 addr t
 std::string
                 m_source_file;
 unsigned
                   m_source_line;
 std::string
                 m source;
 const symbol
                     *m_pred;
 bool
                 m_neg_pred;
 int
                m_pred_mod;
 int
                m_opcode;
 const symbol
                     *m_label;
 std::vector<operand_info> m_operands;
 operand_info m_return_var;
 std::list<int>
                   m_options;
               m wide;
 bool
 bool
               m_hi;
 bool
               m lo;
 bool
               m exit;
 bool
               m_abs;
 bool
               m_neg;
 bool
               m_uni; //if branch instruction, this evaluates to true for uniform branches (ie jumps)
 bool
               m_to_option;
 unsigned
                 m cache option;
 unsigned
                 m_rounding_mode;
 unsigned
                 m_compare_op;
 unsigned
                 m_saturation_mode;
 std::list<int>
                   m scalar type;
 memory_space_t m_space_spec;
 int m_geom_spec;
 int m_vector_spec;
 int m_atomic_spec;
 enum vote_mode_t m_vote_mode;
 int m_membar_level;
 int m_instr_mem_index; //index into m_instr_mem array
 unsigned m_inst_size; // bytes
 virtual void pre_decode();
```

```
friend class function_info;
static unsigned g_num_ptx_inst_uid;
```

. . . . . . . .

After obtaining the ptx\_instruction object pl from m\_instr\_mem[] in the m\_func\_info object (a member in ptx\_thread\_info with the type of function\_info), check if pl is a predicated instruction and if so check if the predication condition is satisfied and update a flag skip accordingly to indicated whether this instruction should be executed or not:

```
if( pl->has_pred() ) {
    const operand_info &pred = pl->get_pred();
    ptx_reg_t pred_value = get_operand_value(pred, pred, PRED_TYPE, this, 0);
    if(pl->get_pred_mod() == -1) {
        skip = (pred_value.pred & 0x0001) ^ pl->get_pred_neg(); //ptxplus inverts the zero flag
    } else {
        skip = !pred_lookup(pl->get_pred_mod(), pred_value.pred & 0x000F);
    }
}
```

About predication we can refer to the official document as well as the nvidia ptx isa document at <a href="http://docs.nvidia.com/cuda/pdf/ptx">http://docs.nvidia.com/cuda/pdf/ptx</a> isa 3.1.pdf (chapter 8.3):

"Instead of the normal true-false predicate system in PTX, SASS instructions use 4-bit condition codes to specify more complex predicate behaviour. As such, PTXPlus uses the same 4-bit predicate system. GPGPU-Sim uses the predicate translation table from decuda for simulating PTXPlus instructions.

The highest bit represents the overflow flag followed by the carry flag and sign flag. The last and lowest bit is the zero flag. Separate condition codes can be stored in separate predicate registers and instructions can indicate which predicate register to use or modify. The following instruction adds the value in register \$r0 to the value in register \$r1 and stores the result in register \$r2. At the same the, the appropriate flags are set in predicate register \$p0.

```
add.u32 $p0|$r2, $r0, $r1;
```

Different test conditions can be used on predicated instructions. For example the next instruction is only performed if the carry flag bit in predicate register \$p0 is set: @\$p0.cf add.u32 \$r2, \$r0, \$r1;"

After the predication test then deactivate the thread lane if the *skip* flag is set otherwise execute the instruction:

```
if(skip) {
   inst.set_not_active(lane_id);
 } else {
   const ptx_instruction *pl_saved = pl;
   ptx_instruction *pJ = NULL;
   if( pI->get_opcode() == VOTE_OP ) {
     pJ = new ptx_instruction(*pl);
      *((warp_inst_t*)pJ) = inst; // copy active mask information
     pI = pJ;
   switch ( pl->get_opcode() ) {
#define OP_DEF(OP,FUNC,STR,DST,CLASSIFICATION) case OP: FUNC(pl,this); op_classification
= CLASSIFICATION; break;
#include "opcodes.def"
#undef OP DEF
   default: printf( "Execution error: Invalid opcode (0x%x)\n", pI->get opcode() ); break;
   delete pJ:
   pl = pl\_saved;
   // Run exit instruction if exit option included
   if(pI->is_exit())
     exit_impl(pl,this);
```

In the above code the actual instruction execution is emulated in the switch case block, in which a file named opcodes.def is included to specify the emulating function for each type of instruction. The opcodes.def file looks something like:

```
OP_DEF(ABS_OP,abs_impl,"abs",1,1)
OP_DEF(ADD_OP,add_impl,"add",1,1)
OP_DEF(ADDP_OP,addp_impl,"addp",1,1)
OP_DEF(ADDC_OP,addc_impl,"addc",1,1)
OP_DEF(AND_OP,and_impl,"and",1,1)
OP_DEF(ANDN_OP,andn_impl,"andn",1,1)
OP_DEF(ATOM_OP,atom_impl,"atom",1,3)
OP_DEF(BAR_OP,bar_sync_impl,"bar.sync",1,3)
OP_DEF(BFE_OP,bfe_impl,"bfe",1,1)
OP_DEF(BFI_OP,bfi_impl,"bfi",1,1)
OP_DEF(BFIND_OP,bfind_impl,"bfind",1,1)
OP_DEF(BRA_OP,bra_impl,"bra",0,3)
```

```
and the second argument of each OP_DEF macro services as a function pointer pointing to a
function to process the corresponding instruction type. For example, for bar instruction the
processing function is bra_impl defined in src/cuda-sim/instructions.cc:
void bra_impl( const ptx_instruction *pl, ptx_thread_info *thread )
  const operand info &target = pl->dst():
  ptx_reg_t target_pc = thread->get_operand_value(target, target, U32 TYPE, thread, 1);
  thread->m_branch_taken = true;
  thread->set_npc(target_pc);
Note that there are many instructions not implemented in the current GPGPU-Sim version.
Code afterwards in the ptx_thread_info::ptx_exec_inst() function are largely debugging and statistics
collection code. However, there are still a few code segments inside
ptx_thread_info::ptx_exec_inst() that need explanation:
if ( (pl->has_memory_read() || pl->has_memory_write()) ) {
   insn_memaddr = last_eaddr();
   insn_space = last_space();
   unsigned to_type = pl->get_type();
   insn_data_size = datatype2size(to_type);
   insn_memory_op = pl->has_memory_read() ? memory_load : memory_store;
The above code checks if the instruction contains memory read or write and if so set some variables
for later use.
  if ( pI->get_opcode() == ATOM_OP ) {
   insn_memaddr = last_eaddr();
   insn_space = last_space();
   inst.add_callback( lane_id, last_callback().function, last_callback().instruction, this );
   unsigned to_type = pl->get_type();
   insn_data_size = datatype2size(to_type);
The above code checks for atomic instruction and set callback function for handling atomic
instructions.
  if (pI->get_opcode() == TEX_OP) {
    inst.set_addr(lane_id, last_eaddr() );
   assert( inst.space == last_space() );
   insn_data_size = get_tex_datasize(pl, this); // texture obtain its data granularity from the texture
info
The above code checks texture operation.
  update_pc();
  g_ptx_sim_num_insn++;
After func_exec_inst() (calls execute_warp_inst_t, which further calls ptx_exec_inst) is finished in
issue_warp(), the following code is simply executed to handle some special cases (BARRIER_OP
and MEMORY_BARRIER_OP opcode). Finally, update the SIMT stack, reserve occupied registers
by the current instruction in the scoreboard for later data hazard detection and set next pc address for
the warp:
if( next_inst->op == BARRIER_OP )
     m_barriers.warp_reaches_barrier(m_warp[warp_id].get_cta_id(),warp_id);
  else if( next_inst->op == MEMORY_BARRIER_OP )
    m_warp[warp_id].set_membar();
  updateSIMTStack(warp_id,m_config->warp_size,*pipe_reg);
  m_scoreboard->reserveRegisters(*pipe_reg);
  m_warp[warp_id].set_next_pc(next_inst->pc + next_inst->isize);
Potential future working on explaining what happens when a barrier is hit and the synchronization
mechanism used in GPGPU-Sim.
In particular, if a barrier operation is encountered, barrier set t::warp reaches barrier() is called to
put the current warp being issued to the m_barriers member, which is a simple structure that
implements a barrier:
class barrier set t {
public:
  barrier_set_t( unsigned max_warps_per_core, unsigned max_cta_per_core );
  // during cta allocation
  void allocate_barrier( unsigned cta_id, warp_set_t warps );
  // during cta deallocation
  void deallocate_barrier( unsigned cta_id );
  typedef std::map<unsigned, warp_set_t > cta_to_warp_t;
  // individual warp hits barrier
  void warp_reaches_barrier( unsigned cta_id, unsigned warp_id );
```

```
// fetching a warp
 bool available_for_fetch( unsigned warp_id ) const;
 // warp reaches exit
 void warp_exit( unsigned warp_id );
 // assertions
 bool warp_waiting_at_barrier( unsigned warp_id ) const;
 // debug
 void dump() const;
private:
 unsigned m_max_cta_per_core;
 unsigned m_max_warps_per_core;
 cta_to_warp_t m_cta_to_warps;
 warp_set_t m_warp_active;
 warp_set_t m_warp_at_barrier;
The source code of the function <code>barrier_set_t::warp_reaches_barrier()</code> is defined as follows:
void barrier_set_t::warp_reaches_barrier( unsigned cta_id, unsigned warp_id )
{
 cta_to_warp_t::iterator w=m_cta_to_warps.find(cta_id);
 if( w == m_cta_to_warps.end() ) { // cta is active
   printf("ERROR ** cta id %u not found in barrier set on cycle %llu+%llu...\n", cta id,
gpu_tot_sim_cycle, gpu_sim_cycle);
   dump():
   abort();
 assert( w->second.test(warp id) == true ); // warp is in cta
 m_warp_at_barrier.set(warp_id);
 warp_set_t warps_in_cta = w->second;
 warp_set_t at_barrier = warps_in_cta & m_warp_at_barrier;
 warp_set_t active = warps_in_cta & m_warp_active;
 if( at_barrier == active ) {
   // all warps have reached barrier, so release waiting warps...
   m_warp_at_barrier &= ~at_barrier;
```

It should be pretty clear how a barrier works in GPGPU-Sim by reading the above code. Author's personal notes (working on branch divergence detection and synchronization elimination): This is important to research on dynamic warp formation, warp scheduling, etc. Another data structure used a lot throughout this part is the <code>active\_mask\_t</code> defined in <code>abstract\_hardware\_model.h: typedef std::bitset<MAX\_WARP\_SIZE> active\_mask\_t;</code>

### Part 4.2.6.4 Read Operand

```
void shader_core_ctx::read_operands()
{
```

It's wired that the read\_operands function is defined as an empty function in the shader.cc file. Regarding the operand reading stage, just put the relevant section in the document here: "The operand collector is modeled as one stage in the main pipeline executed by the function shader\_core\_ctx::cycle(). This stage is represented by the shader\_core\_ctx::read\_operands() function. Refer to <a href="ALU Pipeline">ALU Pipeline</a> for more details about the interfaces of the operand collector. The class opndcoll\_rfu\_t models the operand collector based register file unit. It contains classes that abstracts the collector unit sets, the arbiter and the dispatch units.

The opndcoll\_rfu\_t::allocate\_cu(...) is responsible to allocate warp\_inst\_t to a free operand collector unit within its assigned sets of operand collectors. Also it adds a read requests for all source operands in their corresponding bank queues in the arbitrator.

However, opndcoll\_rfu\_t::allocate\_reads(...) processes read requests that do not have conflicts, in other words, the read requests that are in different register banks and do not go to the same operand collector are popped from the arbitrator queues. This accounts for write request priority over read requests.

The function opndcoll\_rfu\_t::dispatch\_ready\_cu() dispatches the operand registers of ready operand collectors (with all operands are collected) to the execute stage.

The function opndcoll\_rfu\_t::writeback( const warp\_inst\_t &inst ) is called at the write back stage of the memory pipeline. It is responsible to the allocation of writes.

This summarizes the highlights of the main functions used to model the operand collector, however, more details are in the implementations of the opndcoll rfu t class in both shader.cc and shader.h."

#### Part 4.2.6.5 Execute

First we put the relevant source code here:

```
void shader_core_ctx::execute()
```

```
for(unsigned i=0; i<num result bus; i++){
           *(m_result_bus[i]) >>=1;
   for(unsigned n=0; n < m num function units; n++) {
      unsigned multiplier = m_fu[n]->clock_multiplier();
      for( unsigned c=0; c < multiplier; c++ )
         m fu[n]->cycle();
      enum pipeline_stage_name_t issue_port = m_issue_port[n];
      register_set& issue_inst = m_pipeline_reg[ issue_port ];
      warp_inst_t** ready_reg = issue_inst.get_ready();
      if( issue_inst.has_ready() && m_fu[n]->can_issue( **ready_reg ) ) {
        bool schedule_wb_now = !m_fu[n]->stallable();
        int resbus = -1:
        if( schedule_wb_now && (resbus=test_res_bus( (*ready_reg)->latency ))!=-1 ) {
           assert( (*ready_reg)->latency < MAX_ALU_LATENCY );
           m_result_bus[resbus]->set( (*ready_reg)->latency );
           m fu[n]->issue(issue inst);
        } else if(!schedule wb now) {
           m_fu[n]->issue( issue_inst );
        } else {
           // stall issue (cannot reserve result bus)
} }
 In shader_core_ctx::execute() the statement m_fu[n]->cycle(); corresponds to the following code:
 class pipelined_simd_unit : public simd_function_unit {
   pipelined_simd_unit( register_set* result_port, const shader_core_config *config, unsigned
 max latency);
   //modifiers
   virtual void cycle()
      if(!m_pipeline_reg[0]->empty()){
        m_result_port->move_in(m_pipeline_reg[0]);
      for( unsigned stage=0; (stage+1)<m_pipeline_depth; stage++)
        move_warp(m_pipeline_reg[stage], m_pipeline_reg[stage+1]);
      if( !m_dispatch_reg->empty() ) {
        if( !m_dispatch_reg->dispatch_delay()) {
           int start stage = m dispatch reg->latency - m dispatch reg->initiation interval;
           move_warp(m_pipeline_reg[start_stage],m_dispatch_reg);
      occupied >>=1;
 In shader_core_ctx::execute() the statement m_fu[n]->issue( issue_inst ) corresponds to the following
 virtual void issue( register_set& source_reg) { source_reg.move_out_to(m_dispatch_reg);
 occupied.set(m dispatch reg->latency);}
 To understand what shader_core_ctx::execute() does let's combine a high level description about the
 execute stage in the GPGPU-Sim document with the corresponding source code lines:
 "The timing model of SP unit and SFU unit are mostly implemented in the
 pipelined_simd_unit class defined in shader.h. The specific classes modelling the units
 (sp_unit and sfu class) are derived from this class with overridden can_issue() member function to
 specify the types of instruction executable by the unit.
 The SP unit is connected to the operation collector unit via the OC_EX_SP pipeline register; the SFU
 unit is connected to the operand collector unit via the OC_EX_SFU pipeline register. Both units
 shares a common writeback stage via the WB_EX pipeline register. To prevent two units from stalling
 for writeback stage conflict, each instruction going into either unit has to allocate a slot in the result
 bus (m result bus) before it is issued into the destined unit (see shader core ctx::execute():
 .....int resbus = -1;
        if( schedule wb now && (resbus=test res bus( (*ready reg)->latency ))!=-1 ) {
           assert( (*ready_reg)->latency < MAX_ALU_LATENCY );
           m_result_bus[resbus]->set( (*ready_reg)->latency );).
```

The following figure provides an overview to how pipelined\_simd\_unit models the throughput and latency for different types of instruction.



Figure 12: Software Design of Pipelined SIMD Unit

the common writeback stage for both SP and SFU units.

In each pipelined\_simd\_unit, the issue(warp\_inst\_t\*&) member function moves the contents of the given pipeline registers into m\_dispatch\_reg (by:

```
.....register_set& issue_inst = m_pipeline_reg[ issue_port ];
......m_fu[n]->issue( issue_inst ); :
virtual void issue( register_set& source_reg ) { source_reg.move_out_to(m_dispatch_reg);
occupied.set(m_dispatch_reg->latency);}). The instruction then waits at m_dispatch_reg for
initiation_interval cycles. In the meantime, no other instruction can be issued into this unit, so this
wait models the throughput of the instruction. After the wait, the instruction is dispatched to the
internal pipeline registers m_pipeline_reg (by:
if(!m_dispatch_reg->empty()) {
```

if(!m\_dispatch\_reg->dispatch\_delay()) {
 int start\_stage = m\_dispatch\_reg->latency - m\_dispatch\_reg->initiation\_interval;
 move\_warp(m\_pipeline\_reg[start\_stage],m\_dispatch\_reg); in m\_fu[n]->cycle();) for latency
modelling. The dispatching position is determined so that time spent in m\_dispatch\_reg are
accounted towards the latency as well. Every cycle, the instructions will advances through the
pipeline registers (by for( unsigned stage=0; (stage+1)<m\_pipeline\_depth; stage++)
move\_warp(m\_pipeline\_reg[stage], m\_pipeline\_reg[stage+1]); in m\_fu[n]->cycle();) and eventually
into m\_result\_port (by if(!m\_pipeline\_reg[0]->empty()) {m\_result\_port>move\_in(m\_pipeline\_reg[0]); in m\_fu[n]->cycle();), which is the shared pipeline register leading to

The throughput and latency of each type of instruction are specified at ptx\_instruction::set\_opcode\_and\_latency() in cuda-sim.cc. This function is called during predecode."

After analyzing part 4.2.6.3 (issue stage) and part 4.2.6.5 (execute stage) we can conclude that in GPGPU-Sim the instruction execution is functionally simulated in the issue stage, not the execution stage. The execution stage just begins by reading the instructions from the pipeline register <code>m\_pipeline\_reg[issue\_port];</code>, fed by the issue stage. Note that in part 4.2.6.3 reads that the instructions in the issue stage are pushed into three register sets <code>scheduler\_unit::m\_sp\_out</code>, <code>scheduler\_unit::m\_sfu\_out</code>, and <code>scheduler\_unit::m\_mem\_out</code> for processing. Actually, <code>scheduler\_unit::m\_sp\_out</code>, <code>scheduler\_unit::m\_sfu\_out</code> and <code>scheduler\_unit::m\_mem\_out</code> are all pointers pointing to the <code>m\_pipeline\_reg</code> register\_set vector (<code>std::vector<register\_set> m\_pipeline\_reg</code>) member in the <code>shader\_core\_ctx</code> class. Thus, the issue stage issues/executes instructions and put them into <code>m\_pipeline\_reg</code>, which can be directly accessed by the execute stage. This becomes clear after you look at the following code segments:

```
In the constructor of shader core ctx a TwoLevelScheduler scheduler is created this way
shader_core_ctx::shader_core_ctx(......)
schedulers.push\_back (new\ TwoLevelScheduler (m\_stats, this, m\_scoreboard, m\_simt\_stack, \& m\_warp, m\_stats, this, m\_scoreboard, m\_simt\_stack, m\_warp, m\_stats, m\_scoreboard, m
                                                                     &m_pipeline_reg[ID_OC_SP],
                                                                     &m_pipeline_reg[ID_OC_SFU]
                                                                     &m_pipeline_reg[ID_OC_MEM],
                                                                     tlmaw));
We can see that &m_pipeline_reg[ID_OC_SP], &m_pipeline_reg[ID_OC_SFU] and
&m pipeline reg[ID OC MEM] are passed as the 6th, 7th and 8th arguments to create
 TwoLevelScheduler:
class TwoLevelScheduler : public scheduler_unit {
public:
                TwoLevelScheduler (shader_core_stats* stats, shader_core_ctx* shader,
                        Scoreboard* scoreboard, simt_stack** simt,
                        std::vector<shd warp t>* warp,
                       register_set* sp_out,
                       register_set* sfu_out,
                        register_set* mem_out,
                        unsigned maw)
                : scheduler_unit (stats, shader, scoreboard, simt, warp, sp_out, sfu_out, mem_out),
                    activeWarps(),
                    pendingWarps(){
                               maxActiveWarps = maw:
```

#### Part 4.2.6.6 Writeback

```
The shader core writeback stage is relatively simple, compared with the previous stages:
void shader_core_ctx::writeback()
{
  warp_inst_t** preg = m_pipeline_reg[EX_WB].get_ready();
  warp_inst_t* pipe_reg = (preg==NULL)? NULL:*preg;
  while( preg and !pipe_reg->empty() ) {
        * Right now, the writeback stage drains all waiting instructions
        * assuming there are enough ports in the register file or the
        * conflicts are resolved at issue.
       * The operand collector writeback can generally generate a stall
        * However, here, the pipelines should be un-stallable. This is
        * guaranteed because this is the first time the writeback function
       * is called after the operand collector's step function, which
        * resets the allocations. There is one case which could result in
        * the writeback function returning false (stall), which is when
         an instruction tries to modify two registers (GPR and predicate)
        * To handle this case, we ignore the return value (thus allowing
        * no stalling).
    m operand collector.writeback(*pipe reg);
    unsigned warp_id = pipe_reg->warp_id();
    m_scoreboard->releaseRegisters( pipe_reg );
    m_warp[warp_id].dec_inst_in_pipeline();
     warp_inst_complete(*pipe_reg);
    m_gpu->gpu_sim_insn_last_update_sid = m_sid;
    m_gpu->gpu_sim_insn_last_update = gpu_sim_cycle;
    m_last_inst_gpu_sim_cycle = gpu_sim_cycle;
    m_last_inst_gpu_tot_sim_cycle = gpu_tot_sim_cycle;
    pipe_reg->clear();
    preg = m pipeline reg[EX WB].get ready();
    pipe_reg = (preg==NULL)? NULL:*preg;
```

Basically, this stage releases registers in scoreboard, clears pipeline registers and updates warp information as well as simulation statistics.

# Part 4.2.7 Thread Block / CTA / Work Group Scheduling (code in light blue)

```
kernel_info_t *kernel = m_core[core]->get_kernel();
     if( kernel && !kernel->no_more_ctas_to_run() && (m_core[core]->get_n_active_cta() <
m_config->max_cta(*kernel)) ) {
       m core[core]->issue block2core(*kernel);
       num_blocks_issued++;
       m_cta_issue_next_core=core;
       break:
  return num_blocks_issued;
issue_block2core() iterates over each SIMT shader core in the SIMT core cluster (simt_core_cluster).
For each core, check if the core is free (if( m_core[core]->get_not_completed() == 0 )) and there is no
kernel assigned to it ( if( m_core[core]->get_kernel() == NULL ) ). If that is the case, then select a
kernel to be simulated and assigns it to the core(by kernel_info_t *k = m_gpu->select_kernel(); if( k )
m_core[core]->set_kernel(k);). Then get the kernel_info_t object kernel for the kernel running on or
assigned to the current core and call m core[core]->issue block2core(*kernel);to issue the kernel to
the current core. The statement m_core[core]->issue_block2core(*kernel) corresponds to the
following code defined in gpu-sim.cc:
void shader_core_ctx::issue_block2core( kernel_info_t &kernel )
  set_max_cta(kernel);
  // find a free CTA context
  unsigned free_cta_hw_id=(unsigned)-1;
  for (unsigned i=0;i<kernel_max_cta_per_shader;i++) {
   if( m_cta_status[i]==0 ) {
     free_cta_hw_id=i;
     break:
  assert( free_cta_hw_id!=(unsigned)-1 );
  // determine hardware threads and warps that will be used for this CTA
  int cta size = kernel.threads per cta();
  // hw warp id = hw thread id mod warp size, so we need to find a range
  // of hardware thread ids corresponding to an integral number of hardware
  // thread ids
  int padded_cta_size = cta_size;
  if (cta_size%m_config->warp_size)
   padded_cta_size = ((cta_size/m_config->warp_size)+1)*(m_config->warp_size);
  unsigned start_thread = free_cta_hw_id * padded_cta_size;
  unsigned end_thread = start_thread + cta_size;
  // reset the microarchitecture state of the selected hardware thread and warp contexts
  reinit(start_thread, end_thread,false);
  // initalize scalar threads and determine which hardware warps they are allocated to
  // bind functional simulation state of threads to hardware resources (simulation)
  warp_set_t warps;
  unsigned nthreads_in_block= 0;
  for (unsigned i = start_thread; i<end_thread; i++) {</pre>
     m_threadState[i].m_cta_id = free_cta_hw_id;
     unsigned warp_id = i/m_config->warp_size;
    nthreads_in_block += ptx_sim_init_thread(kernel,&m_thread[i],m_sid,i,cta_size-(i-
start_thread),m_config->n_thread_per_shader,this,free_cta_hw_id,warp_id,m_cluster->get_gpu());
     m_threadState[i].m_active = true;
     warps.set( warp_id );
  assert( nthreads in block > 0 && nthreads in block <= m_config->n_thread_per_shader); //
should be at least one, but less than max
  m_cta_status[free_cta_hw_id]=nthreads_in_block;
  // now that we know which warps are used in this CTA, we can allocate
  // resources for use in CTA-wide barrier operations
  m_barriers.allocate_barrier(free_cta_hw_id,warps);
  // initialize the SIMT stacks and fetch hardware
  init_warps( free_cta_hw_id, start_thread, end_thread);
  m_n_active_cta++;
  shader_CTA_count_log(m_sid, 1);
  printf("GPGPU-Sim uArch: core:%3d, cta:%2u initialized @(%lld,%lld)\n", m_sid, free_cta_hw_id,
gpu_sim_cycle, gpu_tot_sim_cycle );
```

}

## Part 4.2.8 Flushing Caches upon Completion (code in pink)

```
// Flush the caches once all of threads are completed.
if (m_config.gpgpu_flush_cache) {
 int all_threads_complete = 1;
  for (unsigned i=0;i<m_shader_config->n_simt_clusters;i++) {
   if (m_cluster[i]->get_not_completed() == 0)
     m_cluster[i]->cache_flush();
   else
     all_threads_complete = 0;
 if (all_threads_complete && !m_memory_config->m_L2_config.disabled() ) {
   printf("Flushed L2 caches...\n");
   if (m_memory_config->m_L2_config.get_num_lines()) {
     int dlc = 0;
     for (unsigned i=0;i<m_memory_config->m_n_mem;i++) {
       dlc = m_memory_partition_unit[i]->flushL2();
       assert (dlc == 0); // need to model actual writes to DRAM here
       printf("Dirty lines flushed from L2 %d is %d\n", i, dlc );
```

This part of the simulation simply does L2 cache flushing to make sure the results are visible to the outside world.

## Part 4.2.9 Printing Simulation Status (code in gray)

This part does not involve in the actual functional or performance simulation, it just prints out the simulation results.

<sup>[1]</sup> Note that the above trace is generated from GPGPU-SIM v3.1.1 while the version we are studying is v3.1.2. The #3 call in the stack, i.e., useCuobjdump (), does not exist in v3.1.2. Instead, the stack trace to gpgpu\_ptx\_sim\_load\_ptx\_from\_string() is \_\_cudaRegisterFunction() - > cuobjdumpParseBinary()->gpgpu\_ptx\_sim\_load\_ptx\_from\_string() , as discussed in part 2.1.
[2] PPC address is the PC address plus an offset PROGRAM\_MEM\_START. Currently PROGRAM\_MEM\_START is defined to be 0xF0000000 in shader.cc. This should be distinct from other memory spaces.